A multiconductor transmission line methodology for global on-chip interconnect modeling and analysis

被引:8
作者
Elfadel, IM [1 ]
Deutsch, A
Smith, HH
Rubin, BJ
Kopcsay, GV
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
[2] IBM Corp, Syst Div, Poughkeepsie, NY 12601 USA
来源
IEEE TRANSACTIONS ON ADVANCED PACKAGING | 2004年 / 27卷 / 01期
关键词
CAD tool; CMOS; frequency-dependent multiconductor transmission lines; on-chip interconnect modeling;
D O I
10.1109/TADVP.2004.825478
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper describes a methodology for global on-chip interconnect modeling and analysis using frequency-dependent multiconductor transmission lines. The methodology allows designers to contain the complexity of series impedance computation by transforming the generic inductance and resistance extraction problem into one of per-unit-length parameter extraction. This methodology has been embodied in a CAD tool that is now in production use by interconnect designers and complementary metal oxide semiconductor (CMOS) process technologists.
引用
收藏
页码:71 / 78
页数:8
相关论文
共 24 条
[1]  
Beattie MW, 2001, DES AUT CON, P323, DOI 10.1109/DAC.2001.935529
[2]   Efficient large-scale power grid analysis based on preconditioned Krylov-subspace iterative methods [J].
Chen, TH ;
Chen, CCP .
38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, :559-562
[3]  
Daniel L, 2002, DES AUT CON, P46, DOI 10.1109/DAC.2002.1012592
[4]   Frequency-dependent losses on high-performance interconnections [J].
Deutsch, A ;
Kopcsay, GV ;
Coteus, PW ;
Surovic, CW ;
Dahlen, PE ;
Heckmann, DL ;
Duan, DW .
IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2001, 43 (04) :446-465
[5]   Multi-line crosstalk and common-mode noise analysis [J].
Deutsch, A ;
Smith, HH ;
Kopcsay, GV ;
Krauter, BL ;
Surovic, CW ;
Coteus, PW .
ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2000, :317-320
[6]   On-chip wiring design challenges for gigahertz operation [J].
Deutsch, A ;
Coteus, PW ;
Kopcsay, GV ;
Smith, HH ;
Surovic, CW ;
Krauter, BL ;
Edelstein, DC ;
Restle, PJ .
PROCEEDINGS OF THE IEEE, 2001, 89 (04) :529-555
[7]  
DEUTSCH A, 2003, P DIG EL PERF EL PAC, V12, P309
[8]   How to efficiently capture on-chip inductance effects:: Introducing a new circuit element K [J].
Devgan, A ;
Ji, H ;
Dai, W .
ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, :150-155
[9]   On passive time-domain macromodels of distributed transmission line networks [J].
Dounavis, A ;
Achar, R ;
Nakhla, M .
2002 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2002, :975-978
[10]  
DOUNAVIS A, 2002, THESIS CARLETON U OT