QCA Based Error Detection Circuit for Nano Communication Network

被引:33
作者
Das, Jadav Chandra [1 ]
De, Debashis [2 ]
Mondal, Sankar Prasad [3 ]
Ahmadian, Ali [4 ]
Ghaemi, Ferial [5 ]
Senu, Norazak [4 ]
机构
[1] Swami Vivekananda Inst Sci & Technol, Dept Comp Sci & Engn, Kolkata 700145, India
[2] Maulana Abul Kalam Azad Univ Technol, Dept Comp Sci & Engn, Haringhata 741249, India
[3] Maulana Abul Kalam Azad Univ Technol, Dept Nat Sci, Haringhata 741249, India
[4] Univ Putra Malaysia, Inst Math Res INSPEM, Serdang 43400, Malaysia
[5] Univ Putra Malaysia, Inst Trop Forestry & Forest Prod, Serdang 43400, Malaysia
关键词
Communication; majority gate; parity checker; parity generator; power dissipation; QCA; DOT CELLULAR-AUTOMATA; QUANTUM; DESIGN; ARCHITECTURE; DIVIDER; ADDERS;
D O I
10.1109/ACCESS.2019.2918025
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper outlines low power nano-scale circuit design for even parity generator, as well as, even parity checker circuit using quantum-dot cellular automata (QCA). The proposed even parity generator and even parity checker are achieved by using a new layout of XOR gate. This new XOR gate as a stateof-the-art is much denser and faster than the existing ones. The proposed parity generator has outshined the existing design by reducing the cell count as 10%, area as 5.66%, and latency by 12.5%. The proposed parity checker has also outshined the existing design with an improvement in cell count as 17.94% and in the area as 38.46% having a reduction in latency of 22.22%. The comparison proves that the circuits are denser and faster than the existing one. Nano communication architecture with the proposed circuits also demonstrates the efficiency of this design. Furthermore, the bit-error coverage by the proposed method is described. Besides, the defects in the circuits are explored to facilitate guide to proper implementation. The tests vectors are proposed to identify the defects in the designs and the defect coverage by those test vectors. The estimation of dissipated energy by the layouts establishes a very low energy dissipation nature of the designs. Different parameters like a logic gate, density, and latency are utilized to evaluate the proposed designs that confirm the faster processing speed at nano-scale.
引用
收藏
页码:67355 / 67366
页数:12
相关论文
共 50 条
[1]   A novel power-efficient high-speed clock management unit using quantum-dot cellular automata [J].
Abutaleb, M. M. .
JOURNAL OF NANOPARTICLE RESEARCH, 2017, 19 (04)
[2]  
Agrawal Prateek, 2016, International Journal of Modern Education and Computer Science, V8, P11, DOI 10.5815/ijmecs.2016.08.02
[3]  
Ahmad F., 2014, Int J Sci Res, V3, P364
[4]   Towards single layer quantum-dot cellular automata adders based on explicit interaction of cells [J].
Ahmad, Firdous ;
Bhat, Ghulam Mohiuddin ;
Khademolhosseini, Hossein ;
Azimi, Saeid ;
Angizi, Shaahin ;
Navi, Keivan .
JOURNAL OF COMPUTATIONAL SCIENCE, 2016, 16 :8-15
[5]  
Anderson N.G., 2012, Nano Communication Networks, V3, P139
[6]   Novel Robust Single Layer Wire Crossing Approach for Exclusive OR Sum of Products Logic Design with Quantum-Dot Cellular Automata [J].
Angizi, Shaahin ;
Alkaldy, Esam ;
Bagherzadeh, Nader ;
Navi, Keivan .
JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (02) :259-271
[7]  
[Anonymous], 2006, CODE DESIGN DEPENDAB
[8]   Coplanar wire crossing in quantum cellular automata using a ternary cell [J].
Arjmand, Mohsen M. ;
Soryani, Mohsen ;
Navi, Keivan .
IET CIRCUITS DEVICES & SYSTEMS, 2013, 7 (05) :263-272
[9]  
Biswas PK., 2014, EUROPEAN SCI J, V10, P101
[10]  
Chabi Amir Mokhtar, 2014, International Scholarly Research Notices, DOI 10.1155/2014/463967