In this paper, the effect of a choice of the tunneling path approach on electrical characteristics of the silicon tunnel field-effect transistor (TFET) is theoretically investigated with the use of a developed 2-D semiclassical numerical simulator and a nonlocal band-to-band tunneling generation model. Three different tunneling path approaches are defined and examined: horizontal path, maximum valence band gradient, and minimum tunneling distance. Double-gate (DG) and single-gate (SG) transistor structures are considered, and effects of the silicon body thickness and the gate-source overlap are investigated. The differently defined tunneling paths lead to significantly different on currents. It is shown that theminimumtunneling distance approach results in the highest tunnel current, whereas the horizontal path approach underestimates the current, especially for thick semiconductor body layers and the SG transistor structures. A choice of the tunneling path approach can be crucial for the accuracy of modeling the drain current of the TFETs.
机构:
Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USAUniv Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA
Pan, Andrew
;
Chui, Chi On
论文数: 0引用数: 0
h-index: 0
机构:
Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA
Univ Calif Los Angeles, Calif NanoSyst Inst, Los Angeles, CA 90095 USAUniv Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA
机构:
Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USAUniv Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA
Pan, Andrew
;
Chui, Chi On
论文数: 0引用数: 0
h-index: 0
机构:
Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA
Univ Calif Los Angeles, Calif NanoSyst Inst, Los Angeles, CA 90095 USAUniv Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA