28 nm FD-SOI SRAM Design Using Read Stable Bit Cell Architecture

被引:0
|
作者
Deepak, A. Lourts [1 ]
Gandotra, Mrinal [2 ]
Yadav, Shailja [3 ]
Gandhi, Himani [4 ]
Umadevi, S. [2 ]
机构
[1] STMicroelectron Pvt Ltd, Greater Noida, India
[2] VIT Univ, Sch Elect Engn, Chennai, Tamil Nadu, India
[3] Banasthali Univ, Jaipur, Rajasthan, India
[4] Manipal Univ, Jaipur, Rajasthan, India
来源
NANOELECTRONIC MATERIALS AND DEVICES, VOL III | 2018年 / 466卷
关键词
SRAM; 6T; 5T; Dual port; Read stable;
D O I
10.1007/978-981-10-7191-1_18
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Background: Memories occupy the majority of chip area, and the response time for any system depends on its memory too. So, SRAMs are critical to the speed of processor operations and thus need to be rigorously optimized. The optimizations have to be in such a way that the constraints of better performance as well as reliability are met. Methods/Statistical analysis: The proposed bit cell is compared with conventional 6T bit cell for access time, read stability, on-current, and off-current, and the suitable sense amplifiers and decoder are analyzed. Findings: The proposed architecture for SRAM design meets the criteria of faster access time and read stability as compared to the conventional 6T SRAM. Write 1 operation achieves a rise of 16%, while write 0 and read 1 are better than 6T by 70 and 90%, respectively. The design was implemented on 28 nm FD-SOI platform. Application/Improvements: The proposed design has the better read stability as compared to the conventional 6T SRAM bit cell design.
引用
收藏
页码:193 / 206
页数:14
相关论文
共 50 条
  • [31] A Single-Ended 28-nm CMOS 6T SRAM Design with Read-assist Path and PDP Reduction Circuitry
    Wang, Chua-Chin
    Hou, Zong-You
    Wang, Deng-Shian
    Hsieh, Chia-Lung
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (06)
  • [32] A 22 nm FinFET based 6T-SRAM cell design with scaled supply voltage for increased read access time
    I. Manju
    A. Senthil Kumar
    Analog Integrated Circuits and Signal Processing, 2015, 84 : 119 - 126
  • [33] A 22 nm FinFET based 6T-SRAM cell design with scaled supply voltage for increased read access time
    Manju, I.
    Kumar, A. Senthil
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 84 (01) : 119 - 126
  • [34] Design of Sub-90 nm Low-Power and Variation Tolerant PD/SOI SRAM Cell Based on Dynamic Stability Metrics
    Joshi, Rajiv V.
    Mukhopadhyay, Saibal
    Plass, Donald W.
    Chan, Yuen H.
    Chuang, Ching-Te
    Tan, Yue
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (03) : 965 - 976
  • [35] Statistical Variability and Reliability and the Impact on Corresponding 6T-SRAM Cell Design for a 14-nm Node SOI FinFET Technology
    Wang, Xingsheng
    Cheng, Binjie
    Brown, Andrew R.
    Millar, Campbell
    Kuang, Jente B.
    Nassif, Sani
    Asenov, Asen
    IEEE DESIGN & TEST, 2013, 30 (06) : 18 - 28
  • [36] A New Sub-Threshold 7T SRAM Cell Design with Capability of Bit-Interleaving in 90 nm CMOS
    Pasandi, Ghasem
    Fakhraie, Seid Mehdi
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [37] A two-dimension half-select free 12T SRAM cell with enhanced write ability and read stability for bit-interleaving architecture
    Yin, Jialu
    Yuan, Jia
    Li, Zhi
    Qiao, Shushan
    IEICE ELECTRONICS EXPRESS, 2022, 19 (23)
  • [38] IMPACT: A 1-to-4b 813-TOPS/W 22-nm FD-SOI Compute-in-Memory CNN Accelerator Featuring a 4.2-POPS/W 146-TOPS/mm2 CIM-SRAM With Multi-Bit Analog Batch-Normalization
    Kneip, Adrian
    Lefebvre, Martin
    Verecken, Julien
    Bol, David
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (07) : 1871 - 1884
  • [39] Design of highly stable, high speed and low power 10T SRAM cell in 18-nm FinFET technology
    Kumar, Appikatla Phani
    Lorenzo, Rohit
    ENGINEERING RESEARCH EXPRESS, 2023, 5 (03):
  • [40] Design and Analysis of Memory Array Using 45 nm Nanotechnology of 7T SRAM Cell and Assess It Performance
    Akashe, Shyam
    Sharma, Sanjay
    2ND INTERNATIONAL ADVANCES IN APPLIED PHYSICS AND MATERIALS SCIENCE CONGRESS, 2012, 1476 : 9 - 16