共 50 条
- [24] High Speed 8T SRAM Cell Design with Improved Read Stability at 180nm Technology 2017 INTERNATIONAL CONFERENCE OF ELECTRONICS, COMMUNICATION AND AEROSPACE TECHNOLOGY (ICECA), VOL 2, 2017, : 563 - 568
- [25] A 1-to-4b 16.8-POPS/W 473-TOPS/mm2 6T-based In-Memory Computing SRAM in 22nm FD-SOI with Multi-Bit Analog Batch-Normalization ESSCIRC 2022- IEEE 48TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2022, : 157 - 160
- [26] A 6T SRAM cell based Pipelined 2R/1W Memory Design using 28nm UTBB-FDSOI 2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 310 - 315
- [27] A 6T-SRAM in 28nm FDSOI Technology with Vmin of 0.52V Using Assisted Read and Write Operation 2015 INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2015,
- [28] A 28nm 36kb High Speed 6T SRAM with Source Follower PMOS Read and Bit-Line Under-Drive 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2549 - 2552
- [30] A 128-kbit GC-eDRAM With Negative Boosted Bootstrap Driver for 11.3x Lower-Refresh Frequency at a 2.5% Area Overhead in 28-nm FD-SOI IEEE SOLID-STATE CIRCUITS LETTERS, 2023, 6 : 13 - 16