28 nm FD-SOI SRAM Design Using Read Stable Bit Cell Architecture

被引:0
|
作者
Deepak, A. Lourts [1 ]
Gandotra, Mrinal [2 ]
Yadav, Shailja [3 ]
Gandhi, Himani [4 ]
Umadevi, S. [2 ]
机构
[1] STMicroelectron Pvt Ltd, Greater Noida, India
[2] VIT Univ, Sch Elect Engn, Chennai, Tamil Nadu, India
[3] Banasthali Univ, Jaipur, Rajasthan, India
[4] Manipal Univ, Jaipur, Rajasthan, India
来源
NANOELECTRONIC MATERIALS AND DEVICES, VOL III | 2018年 / 466卷
关键词
SRAM; 6T; 5T; Dual port; Read stable;
D O I
10.1007/978-981-10-7191-1_18
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Background: Memories occupy the majority of chip area, and the response time for any system depends on its memory too. So, SRAMs are critical to the speed of processor operations and thus need to be rigorously optimized. The optimizations have to be in such a way that the constraints of better performance as well as reliability are met. Methods/Statistical analysis: The proposed bit cell is compared with conventional 6T bit cell for access time, read stability, on-current, and off-current, and the suitable sense amplifiers and decoder are analyzed. Findings: The proposed architecture for SRAM design meets the criteria of faster access time and read stability as compared to the conventional 6T SRAM. Write 1 operation achieves a rise of 16%, while write 0 and read 1 are better than 6T by 70 and 90%, respectively. The design was implemented on 28 nm FD-SOI platform. Application/Improvements: The proposed design has the better read stability as compared to the conventional 6T SRAM bit cell design.
引用
收藏
页码:193 / 206
页数:14
相关论文
共 50 条
  • [21] A 28-nm 32 Kb SRAM For Low-VMIN Applications Using Write and Read Assist Techniques
    Kumar, Satyendra
    Saha, Kaushik
    Gupta, Hariom
    RADIOENGINEERING, 2017, 26 (03) : 772 - 780
  • [22] A 4-Transistor nMOS-Only Logic-Compatible Gain-Cell Embedded DRAM With Over 1.6-ms Retention Time at 700 mV in 28-nm FD-SOI
    Giterman, Robert
    Fish, Alexander
    Burg, Andreas
    Teman, Adam
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (04) : 1245 - 1256
  • [23] A 28 nm Configurable Memory (TCAM/BCAM/SRAM) Using Push-Rule 6T Bit Cell Enabling Logic-in-Memory
    Jeloka, Supreet
    Akesh, Naveen Bharathwaj
    Sylvester, Dennis
    Blaauw, David
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (04) : 1009 - 1021
  • [24] High Speed 8T SRAM Cell Design with Improved Read Stability at 180nm Technology
    Raikwal, P.
    Neema, V.
    Verma, A.
    2017 INTERNATIONAL CONFERENCE OF ELECTRONICS, COMMUNICATION AND AEROSPACE TECHNOLOGY (ICECA), VOL 2, 2017, : 563 - 568
  • [25] A 1-to-4b 16.8-POPS/W 473-TOPS/mm2 6T-based In-Memory Computing SRAM in 22nm FD-SOI with Multi-Bit Analog Batch-Normalization
    Kneip, Adrian
    Lefebvre, Martin
    Verecken, Julien
    Bol, David
    ESSCIRC 2022- IEEE 48TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2022, : 157 - 160
  • [26] A 6T SRAM cell based Pipelined 2R/1W Memory Design using 28nm UTBB-FDSOI
    Kaur, Ramandeep
    Fell, Alexander
    Rawat, Harsh
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 310 - 315
  • [27] A 6T-SRAM in 28nm FDSOI Technology with Vmin of 0.52V Using Assisted Read and Write Operation
    Kumar, Ashish
    Kumar, Vinay
    Janardan, Dhori Kedar
    Visweswaran, G. S.
    Saha, Kaushik
    2015 INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2015,
  • [28] A 28nm 36kb High Speed 6T SRAM with Source Follower PMOS Read and Bit-Line Under-Drive
    Hong, Chi-Hao
    Chiu, Yi-Wei
    Zhao, Jun-Kai
    Jou, Shyh-Jye
    Wang, Wen-Tai
    Lee, Reed
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2549 - 2552
  • [29] A 7T-NDR Dual-Supply 28-nm FD-SOI Ultra-Low Power SRAM With 0.23-nW/kB Sleep Retention and 0.8 pJ/32b Access at 64 MHz With Forward Back Bias
    Kneip, Adrian
    Bol, David
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (03) : 1311 - 1323
  • [30] A 128-kbit GC-eDRAM With Negative Boosted Bootstrap Driver for 11.3x Lower-Refresh Frequency at a 2.5% Area Overhead in 28-nm FD-SOI
    Yigit, Andac
    Casarrubias, Emmanuel Nieto
    Giterman, Robert
    Burg, Andreas
    IEEE SOLID-STATE CIRCUITS LETTERS, 2023, 6 : 13 - 16