Low Quantum Cost Realization of Reversible Binary-Coded-Decimal Adder

被引:2
|
作者
Thabah, Sheba Diamond [1 ]
Saha, Prabir [1 ]
机构
[1] Natl Inst Technol Meghalaya, Dept Elect & Commun Engn, Shillong 793003, Meghalaya, India
来源
INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND DATA SCIENCE | 2020年 / 167卷
关键词
Binary coded decimal; binary-coded-decimal adder; decimal arithmetic; quantum cost; quantum equivalent circuit; LOGIC;
D O I
10.1016/j.procs.2020.03.354
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The ability of reversible design to reduce power consumption in designing digital circuits compared to the traditional logic design has been gaining much attention in recent decades. Also, because of the attention gained by the decimal arithmetic in the application of commercial, internet-based systems, etc, an approach to design the reversible binary-coded-decimal adder is proposed and carried out in this paper. Proper selection and arrangements of the gates with parallel implementation have been able the proposed design to show improvements in the reversible performance parameters. The proposed design shows the most efficient design with at least 10% improvements of quantum cost compared with existing counterparts found in the literature. Furthermore, the proposed design is mapped into the quantum equivalent circuit using RCViewer+ tool. (C) 2020 The Authors. Published by Elsevier B.V.
引用
收藏
页码:1437 / 1443
页数:7
相关论文
共 50 条
  • [1] A low quantum cost implementation of reversible binary-coded-decimal adder
    Thabah S.D.
    Saha P.
    Periodica polytechnica Electrical engineering and computer science, 2020, 64 (04): : 343 - 351
  • [2] MULTIBIT BINARY TO BINARY-CODED-DECIMAL DECODER
    SKLYARENKO, AI
    POPOV, DG
    STRENIN, AN
    ARTSEV, VI
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1982, 25 (02) : 360 - 361
  • [3] HIGH-SPEED SYNCHRONOUS REVERSIBLE BINARY AND BINARY-CODED-DECIMAL COUNTERS
    PARSONS, R
    ELECTRONIC ENGINEERING, 1968, 40 (489): : 606 - &
  • [4] Towards quantum reversible ternary coded decimal adder
    Haghparast, Majid
    Wille, Robert
    Monfared, Asma Taheri
    QUANTUM INFORMATION PROCESSING, 2017, 16 (11)
  • [5] Towards quantum reversible ternary coded decimal adder
    Majid Haghparast
    Robert Wille
    Asma Taheri Monfared
    Quantum Information Processing, 2017, 16
  • [6] Design of a compact reversible binary coded decimal adder circuit
    Babu, HMH
    Chowdhury, AR
    JOURNAL OF SYSTEMS ARCHITECTURE, 2006, 52 (05) : 272 - 282
  • [7] SIMPLE BINARY-CODED-DECIMAL DECADE COUNTER
    BALAMATOV, NN
    ZALIVAKO, VY
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1979, 22 (02) : 422 - 423
  • [8] HIGH-SPEED BINARY TO BINARY-CODED-DECIMAL CONVERTERS FOR DECIMAL MULTIPLICATIONS
    Juang, Tso-Bing
    Chiu, Yu-Ming
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 370 - 371
  • [9] Fast binary to binary-coded-decimal (BCD) code converters for decimal multiplications
    Juang, Tso-Bing
    Chiu, Yu-Ming
    ICIC Express Letters, Part B: Applications, 2015, 6 (02): : 357 - 362
  • [10] Design of a reversible binary coded decimal adder by using reversible 4-bit parallel adder
    Babu, HMH
    Chowdhury, AR
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 255 - 260