Footer Voltage Controlled Dual Keeper Domino Logic with Static Switching Approach

被引:0
|
作者
Parashar, Chirag [1 ]
Trivedi, Avijeet Kumar [1 ]
Agarwal, Aman [1 ]
Pandey, Neeta [1 ]
机构
[1] Delhi Technol Univ, Dept Elect & Commun Engn, Bawana Rd, Delhi 110042, India
关键词
Contention current; corner analysis; delay variability; domino logic; static switching; CIRCUIT; PERFORMANCE;
D O I
10.15598/aeee.v18i4.3794
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, two circuits, namely Footer Voltage Controlled Dual Keeper domino logic (FVCDK) and Footer Voltage Controlled Dual Keeper with Static Switching domino logic (FVCDK-SS) are presented, in order to achieve high speed, low power consumption and robustness. The dual keeper arrangement helps in reducing the loop gain of the feedback circuitry, which leads to lower delay variability. The keeper circuitry is controlled using the footer voltage to reduce the contention current in the initial evaluation phase, and thus providing enhanced speed. In FVCDK-SS domino logic, unwanted transients at the output are reduced by incorporating pseudo-dynamic buffer in the proposed FVCDK domino logic. This further reduces the dynamic power consumption. The results of the logic presented here are validated by comparing them to a wide range of existing domino logic circuits for a variety of performance metrics such as delay, power, power-delay product and unity noise gain. To effectively gauge the wide fan-in capabilities of the proposed logic, results are shown for the various fan-in OR gate. The simulations of the circuits are carried out using industry standard full-suite Cadence tools using 45 nm technology library.
引用
收藏
页码:255 / 263
页数:9
相关论文
共 38 条
  • [1] Domino logic with variable threshold voltage keeper
    Kursun, V
    Friedman, EG
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (06) : 1080 - 1093
  • [2] Domino logic with an efficient variable threshold voltage keeper
    Amirabadi, A
    Mortazavi, Y
    Moezzi-Madani, N
    Afzali-Kusha, A
    Nourani, A
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1674 - 1677
  • [3] Power Efficient LCR Dual Keeper Domino Logic Circuit
    Deo, Manish
    Kumar, Manish
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2021, 16 (01): : 61 - 69
  • [4] Clock delayed domino logic with efficient variable threshold voltage keeper
    Amirabadi, Amir
    Afzali-Kusha, Ali
    Mortazavi, Yousof
    Nourani, Mehrdad
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (02) : 125 - 134
  • [5] High speed wide fan-in designs using clock controlled dual keeper domino logic circuits
    Angeline, A. Anita
    Bhaaskaran, V. S. Kanchana
    ETRI JOURNAL, 2019, 41 (03) : 383 - 395
  • [6] Clock Delayed Dual Keeper Semi Dynamic Inverter Domino Logic Circuit
    Deo, Manish
    Kumar, Manish
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2020, 15 (1-2): : 53 - 59
  • [7] A contention-alleviated static keeper for high-performance domino logic circuits
    Shieh, SJ
    Wang, JS
    Yeh, YH
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 707 - 710
  • [8] Pseudo Dual Supply Voltage Domino Logic Design
    Diril, Abdulkadir U.
    Dhillon, Yuvraj S.
    Chatterjee, Abhijit
    Singh, Adit D.
    JOURNAL OF LOW POWER ELECTRONICS, 2005, 1 (02) : 145 - 152
  • [9] Dual threshold voltage and sleep switch dual threshold voltage DOIND approach for leakage reduction in domino logic circuits
    Shah, Ambika Prasad
    Neema, Vaibhav
    Daulatabad, Shreeniwas
    Singh, Praveen
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2019, 25 (05): : 1639 - 1652
  • [10] Dual threshold voltage and sleep switch dual threshold voltage DOIND approach for leakage reduction in domino logic circuits
    Ambika Prasad Shah
    Vaibhav Neema
    Shreeniwas Daulatabad
    Praveen Singh
    Microsystem Technologies, 2019, 25 : 1639 - 1652