A 5 GS/s 150 mW 10 b SHA-Less Pipelined/SAR Hybrid ADC for Direct-Sampling Systems in 28 nm CMOS

被引:51
作者
Brandolini, Massimo [1 ]
Shin, Young J. [1 ]
Raviprakash, Karthik [1 ]
Wang, Tao [1 ]
Wu, Rong [1 ]
Geddada, Hemasundar Mohan [1 ]
Ko, Yen-Jen [2 ]
Ding, Yen [2 ]
Huang, Chun-Sheng [2 ]
Shih, Wei-Ta [2 ]
Hsieh, Ming-Hung [2 ]
Chou, Acer Wei-Te [1 ]
Li, Tianwei [1 ]
Shrivastava, Ayaskant [1 ]
Chen, Dominique Yi-Chun [1 ]
Hung, Bryan Juo-Jung [1 ]
Cusmai, Giuseppe [1 ]
Wu, Jiangfeng [1 ]
Zhang, Mo Maggie [1 ]
Yao, Yuan [1 ]
Unruh, Greg [1 ]
Venes, Ardie [1 ]
Huang, Hung Sen [2 ]
Chen, Chun-Ying [1 ]
机构
[1] Broadcom Corp, Irvine, CA 92617 USA
[2] Broadcom Corp, Hsinchu 300, Taiwan
关键词
ADC; calibration; direct sampling; MDAC; pipeline; quantizer; receiver; SAR; SHA-less; time interleaving;
D O I
10.1109/JSSC.2015.2464684
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 28 nm CMOS 10 b SHA-less pipelined/SAR hybrid ADC, designed to enable a direct-sampling receiver system. To achieve low power at 5 GS/s, the ADC combines pipelined and SAR quantizers, powered at 1.8 V and 1 V, respectively. A 2.5 b 2-way time-interleaved 2.5 GS/s multiplying digital-to-analog converter (MDAC) is followed by an 8 b 8-way time-interleaved 625 MHz successive-approximation register (SAR). This architecture combines the benefits of both ADC topologies and allows significant power and complexity reduction. The high-speed 2.5 b MDAC front-end simplifies the complexity of time-interleaving (TI) and provides gain for attenuating the 8 b SAR non-idealities, when referred to the ADC input, relaxing its specifications and design. To further reduce power, the 2.5 b MDAC front-end is SHA-less, and an over-range calibration loop that allows operation at multi-GHz input is introduced. A calibration technique is also proposed to align the MDAC and SAR references, whose misalignment would otherwise produce integral non-linearity (INL) degradation. The ADC achieves -61.8 dB THD, 57.1 dB SNR for a 500 MHz input, while for a 2.35 GHz input it achieves -54.7 dB THD, 46.8 dB SNR (55.8 dB SNR excluding the integrated PLL contribution). The time-interleaving spur is < -70 dBc. The ADC consumes 150 mW and occupies less than 0.5 mm(2).
引用
收藏
页码:2922 / 2934
页数:13
相关论文
共 28 条
[1]   A 14-bit 125 MS/s IF/RF sampling pipelined ADC with 100 dB SFDR and 50 fs jitter [J].
Ali, Ahmed M. A. ;
Dillon, Christopher ;
Sneed, Robert ;
Morgan, Andrew S. ;
Bardsley, Scott ;
Komblum, John ;
Wu, Lu .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) :1846-1855
[2]   A 14 Bit 1 GS/s RF Sampling Pipelined ADC With Background Calibration [J].
Ali, Ahmed M. A. ;
Dinc, Huseyin ;
Bhoraskar, Paritosh ;
Dillon, Chris ;
Puckett, Scott ;
Gray, Bryce ;
Speir, Carroll ;
Lanford, Jonathan ;
Brunsilius, Janet ;
Derounian, Peter R. ;
Jeffries, Brad ;
Mehta, Ushma ;
McShea, Matthew ;
Stop, Russell .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (12) :2857-2867
[3]  
[Anonymous], IEEE PES GM
[4]  
[Anonymous], 2014, S VLSI CIRCUITS DIG
[5]  
[Anonymous], 2013, P S VLSI CIRC JUN
[6]  
Bergmans J.W.M., 1996, DIGITAL BASEBAND TRA
[7]  
Brandolini M, 2015, ISSCC DIG TECH PAP I, V58, P468, DOI 10.1109/ISSCC.2015.7063129
[8]   The flipped voltage follower:: A useful cell for low-voltage low-power circuit design [J].
Carvajal, RG ;
Ramírez-Angulo, J ;
López-Martín, A ;
Torralba, A ;
Galán, JAG ;
Carlosena, A ;
Chavero, FM .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (07) :1276-1291
[9]  
Ding M, 2015, ISSCC DIG TECH PAP I, V58, P460
[10]   500-MS/s 5-bit ADC in 65-nm CMOS with split capacitor array DAC [J].
Ginsburg, Brian P. ;
Chandrakasan, Anantha P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (04) :739-747