A Methodology for SAT-based Electrical Error Debugging during Post-silicon Validation

被引:1
作者
Kumar, Binod [1 ]
Fujita, Masahiro [2 ]
Singh, Virendra [1 ]
机构
[1] Indian Inst Technol, Bombay, Maharashtra, India
[2] Univ Tokyo, Tokyo, Japan
来源
2019 32ND INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2019 18TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID) | 2019年
关键词
Satisfiability; Post-silicon validation; Bit-flips; Error localization; Trace signals;
D O I
10.1109/VLSID.2019.00085
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Satisfiability(SAT)-based error diagnosis during pre-silicon verification has been quite successful. Recently, SAT-based debugging for error localization in the post-silicon environment has also been attempted. Analysis of silicon debug data is challenging because of the limited observability of the internal signals, which leads to elongating the error localization process. Therefore, the success of the debug process in the post-silicon scenario depends on effective on-chip tracing of internal signals of the design. This paper proposes a grouping based signal tracing methodology for collecting useful debug data from chip execution. The proposed methodology analyzes logical connectivity in the design netlist for deriving different signal groups from which a limited number of signals are traced. Effective post-silicon debug data is collected with the proposed signal selection scheme and an SAT-based debugging methodology is applied for analysis of these traces. Experiments on benchmark circuits show that the proposed internal signal grouping and the debug process is effective for localizing functional and electrical errors.
引用
收藏
页码:389 / 394
页数:6
相关论文
共 13 条
  • [1] [Anonymous], J SATISFIABILITY BOO
  • [2] BeigMohammadi S, 2016, DES AUT TEST EUROPE, P1369
  • [3] Kumar B., 2017, 2017 IFIP IEEE INT C, P1
  • [4] Li M, 2013, DES AUT TEST EUROPE, P485
  • [5] Liu XY, 2011, 2011 SECOND INTERNATIONAL CONFERENCE ON EDUCATION AND SPORTS EDUCATION (ESE 2011), VOL II, P1
  • [6] Prabhakar S, 2010, INT SYM QUAL ELECT, P697, DOI 10.1109/ISQED.2010.5450503
  • [7] Efficient Selection of Trace and Scan Signals for Post-Silicon Debug
    Rahmani, Kamran
    Proch, Sudhi
    Mishra, Prabhat
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) : 313 - 323
  • [8] Sulflow A., 2008, P 18 ACM GREAT LAKES, P77
  • [9] Vali Amin, 2016, 2016 21st IEEE European Test Symposium (ETS), P1, DOI 10.1109/ETS.2016.7519315
  • [10] Enhancing Silicon Debug via Periodic Monitoring
    Yang, Joon-Sung
    Touba, Nur A.
    [J]. 23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2008, : 125 - 133