Realistic analysis of limited parallel software/hardware implementations

被引:6
作者
Audsley, NC [1 ]
Bletsas, K [1 ]
机构
[1] Univ York, Dept Comp Sci, York YO10 5DD, N Yorkshire, England
来源
RTAS 2004: 10TH IEEE REAL-TIME AND EMBEDDED TECHNOLOGY AND APPLICATIONS SYMPOSIUM, PROCEEDINGS | 2004年
关键词
D O I
10.1109/RTTAS.2004.1317285
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Proposed real-time system implementations combine reconfigurable hardware (for speed-up) with processor-memory architectures. Such hardware can execute many functions in parallel, leading to a limited parallel system where a single software process can execute on the processor at any time, in parallel with a number of functions implemented on the reconfigurable hardware. This approach is not amenable to conventional fixed priority timing analysis, as fundamental assumptions are compromised, namely that of a critical instant. This paper describes generalised fixed priority timing analysis for limited parallel systems, illustrated by an example system utilising Field Programmable Gate Arrays as the reconfigurable hardware resource.
引用
收藏
页码:388 / 395
页数:8
相关论文
共 20 条
  • [1] AKERLY J, 2000, DIGITAL DESIGN
  • [2] *ALT CORP, 2003, ALT PROD INF
  • [3] [Anonymous], 1998, COMPUTER ORG DESIGN
  • [4] APPLYING NEW SCHEDULING THEORY TO STATIC PRIORITY PREEMPTIVE SCHEDULING
    AUDSLEY, N
    BURNS, A
    RICHARDSON, M
    TINDELL, K
    WELLINGS, AJ
    [J]. SOFTWARE ENGINEERING JOURNAL, 1993, 8 (05): : 284 - 292
  • [5] AUDSLEY N, 2004, P EUR WORKSH REAL TI
  • [6] AUDSLEY NC, 1993, YCST9307 U YORK DEP
  • [7] Burns A., 2001, Real-time Systems and Programming Languages: Ada 95, Real-Time Java and Real-Time POSIX, V3rd
  • [8] DEMICHELI G, 2001, READINGS HARDWARE SO
  • [9] GAJSKI SND, 1998, P DAC, P812
  • [10] GARCIA J, 1995, IEEE PARALL DISTRIB, P124