High-K dielectrics for the gate stack

被引:105
作者
Locquet, Jean-Pierre [1 ]
Marchiori, Chiara
Sousa, Maryline
Fompeyrine, Jean
Seo, Jin Won
机构
[1] IBM Res GMBH, Zurich Res Lab, CH-8803 Ruschlikon, Switzerland
[2] Ecole Polytech Fed Lausanne, Inst Phys Complex Matters, CH-1015 Lausanne, Switzerland
[3] Ecole Polytech Fed Lausanne, MosBeam Fdn, CH-1015 Lausanne, Switzerland
关键词
D O I
10.1063/1.2336996
中图分类号
O59 [应用物理学];
学科分类号
摘要
This article gives an overview of recent developments in the search for the next-generation dielectric for the complementary metal-oxide semiconductor gate stack. After introducing the main quantities of interest, the paper concentrates on a figure of merit that connects two main properties of the gate stack, namely, the leakage current and the capacitance. This is done for single layers as well as for bilayers consisting of interfacial SiOx and a high-K dielectric. In the case of the bilayers, the impact of the interfacial layer SiOx is enormous, reducing the leakage current by an order of magnitude per monolayer. This extreme dependance makes a good correlation between the leakage and the structural parameters nearly impossible. This is illustrated using numerical examples designed to help the reader evaluate the orders of magnitude involved. The origin of the interfacial layer is traced back by means of thermodynamic considerations. As the estimates put forward in the literature do not correspond to the results observed, a detailed review is made, and additional mechanisms are suggested. By using reasonable values for the Gibbs free energy of an interfacial solid silicon oxide phase it is demonstrated how the reaction equilibria shift. Such an interface phase may fundamentally change the stability criteria of oxides on Si. Furthermore, it can also provide a major source of electronic defects that will affect the device performance. Finally, a second figure of merit is introduced that connects the capacitance with a strongly reduced carrier mobility, which might also be related to the same electronic defects. (c) 2006 American Institute of Physics.
引用
收藏
页数:14
相关论文
共 50 条
[41]   Transient charging and relaxation in high-k gate dielectrics and their implications [J].
Lee, Byoung Hun ;
Young, Chadwin ;
Choi, Rino ;
Sim, Jang Hwan ;
Bersuker, Gennadi .
Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2005, 44 (4 B) :2415-2419
[42]   Analysis of ultra short MOSFETs with high-k gate dielectrics [J].
Dragosits, K ;
Ponomarev, Y ;
Dachs, C ;
Selberherr, S .
SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES 2001, 2001, :412-415
[43]   Limiting native oxide regrowth for high-k gate dielectrics [J].
Choi, K ;
Harris, H ;
Gangopadhyay, S ;
Temkin, H .
COMOS FRONT-END MATERIALS AND PROCESS TECHNOLOGY, 2003, 765 :85-90
[44]   Quantum mechanical modeling of MOSFET gate leakage for high-k gate dielectrics [J].
Wu, Huixian ;
Zhao, Yijie Sandy ;
White, Marvin H. .
SOLID-STATE ELECTRONICS, 2006, 50 (06) :1164-1169
[45]   Floating Gate Memory Based on Ferritin Nanodots with High-k Gate Dielectrics [J].
Ohara, Kosuke ;
Uraoka, Yukiharu ;
Fuyuki, Takashi ;
Yamashita, Ichiro ;
Yaegashi, Toshitake ;
Moniwa, Masahiro ;
Yoshimaru, Masaki .
JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (04)
[46]   High-k gate stack on germanium substrate with fluorine incorporation [J].
Xie, Ruilong ;
Yu, Mingbin ;
Lai, Mei Ying ;
Chan, Lap ;
Zhu, Chunxiang .
APPLIED PHYSICS LETTERS, 2008, 92 (16)
[47]   Process and manufacturing challenges for high-K gate stack systems [J].
Gilmer, MC ;
Luo, TY ;
Huff, HR ;
Jackson, MD ;
Kim, S ;
Bersuker, G ;
Zeitzoff, P ;
Vishnubhotla, L ;
Brown, GA ;
Amos, R ;
Brady, D ;
Watt, VHC ;
Gale, G ;
Guan, J ;
Nguyen, B ;
Williamson, G ;
Lysaght, P ;
Torres, K ;
Geyling, F ;
Gondran, CFH ;
Fair, JA ;
Schulberg, MT ;
Tamagawa, T .
ULTRATHIN SIO2 AND HIGH-K MATERIALS FOR ULSI GATE DIELECTRICS, 1999, 567 :323-341
[48]   Development and Characterization of High-k Gate Stack for Ge MOSFETs [J].
Xie, Ruilong ;
Zhu, Chunxiang .
SILICON NITRIDE, SILICON DIOXIDE, AND EMERGING DIELECTRICS 10, 2009, 19 (02) :537-561
[49]   Silicon nanowire NVM with high-k gate dielectric stack [J].
Zhu, Xiaoxiao ;
Gu, D. ;
Li, Qiliang ;
Ioannou, D. E. ;
Baumgart, H. ;
Suehle, J. S. ;
Richter, C. A. .
MICROELECTRONIC ENGINEERING, 2009, 86 (7-9) :1957-1960
[50]   Interdiffusion studies of high-k gate dielectric stack constituents [J].
Sivasubramiani, P ;
Quevedo-Lopez, MA ;
Lee, TH ;
Kim, MJ ;
Gnade, BE ;
Wallace, RM .
DEFECTS IN HIGH-K GATE DIELECTRIC STACKS: NANO-ELECTRONIC SEMICONDUCTOR DEVICES, 2006, 220 :135-+