The impact of intra-die device parameter variations on path delays and on the design for yield of low voltage digital circuits

被引:90
作者
Eisele, M
Berthold, J
SchmittLandsiedel, D
Mahnkopf, R
机构
[1] SIEMENS AG,CORP RES & DEV,D-81730 MUNICH,GERMANY
[2] SIEMENS AG,SEMICOND DIV,D-81730 MUNICH,GERMANY
关键词
gate delay variations; low-voltage digital design; path delay variations; yield; parameter variations; pipelined circuits; scaling; SRAM; V-th variations;
D O I
10.1109/92.645062
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The yield of low voltage digital circuits is found to be sensitive to local gate delay variations due to uncorrelated intra-die parameter deviations, Caused by statistical deviations of the doping concentration they lead to more pronounced delay variations for minimum transistor sizes, Their influence on path delays in digital circuits is verified using a carry select adder test circuit fabricated in 0.5 and 0.35 mu m complementary metal-oxide-semiconductor (CMOS) technologies with two different threshold voltages, The increase of the path delay variations for smaller device dimensions and reduced supply voltages as well as the dependence on the path length is shown. It is found that circuits with a large number of critical paths and with a low logic depth are most sensitive to uncorrelated gate delay variations, Scenarios for future technologies show the increased impact of uncorrelated delay variations on digital design, A reduction of the maximal clock frequency of 10% is found for e.g. highly pipelined systems realized in a 0.18-mu m CMOS technology.
引用
收藏
页码:360 / 368
页数:9
相关论文
共 12 条
[1]  
BOX GEP, 1978, STATISTICS EXPT
[2]  
Burnett D., 1994, P S VLSI TECH JUN, P15
[3]  
CARAVELLA J, 1996, CICC, P119
[4]   CMOS SCALING FOR HIGH-PERFORMANCE AND LOW-POWER - THE NEXT 10 YEARS [J].
DAVARI, B ;
DENNARD, RH ;
SHAHIDI, GG .
PROCEEDINGS OF THE IEEE, 1995, 83 (04) :595-606
[5]  
Eisele M, 1995, INTERNATIONAL ELECTRON DEVICES MEETING, 1995 - IEDM TECHNICAL DIGEST, P67, DOI 10.1109/IEDM.1995.497184
[6]  
JOHNSON RA, 1982, APPL MULT STAT ANAL
[7]  
MIZUNO T, 1994, IEEE T ELECT DEVICES, V41
[8]  
Sakurai T., 1990, IEEE J SOLID STATE C, V25
[9]  
*SEM IND ASS, 1994, NAT TECHN ROADM SEM
[10]  
STROJWAS AJ, 1996, P IEEE INT S LOW POW, P225