McPAT-Monolithic: An Area/Power/Timing Architecture Modeling Framework for 3-D Hybrid Monolithic Multicore Systems

被引:14
|
作者
Guler, Abdullah [1 ]
Jha, Niraj K. [1 ]
机构
[1] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
基金
美国国家科学基金会;
关键词
Multicore processing; Integrated circuit modeling; FinFETs; Power demand; Tools; Logic gates; Area; timing; power models; hybrid floorplanning; McPAT; monolithic three-dimensional integrated circuits (3-D ICs); multicore designs; DESIGN; OPTIMIZATION;
D O I
10.1109/TVLSI.2020.3002723
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-dimensional integrated circuits (3-D ICs) have the potential to push Moore's law further by accommodating more transistors per unit footprint area along with a reduction in power consumption, interconnect length, and the number of repeaters. Monolithic 3-D integration is particularly promising in this regard as it offers a very high connectivity between vertical transistor layers owing to its nanoscale monolithic intertier vias. Monolithic integration can be realized at block-, gate-, and transistor-level granularity. A hybrid monolithic (HM) design aims to further optimize area, power, and performance of the chip by combining different monolithic styles. In this article, we introduce McPAT-monolithic, a framework for modeling HM multicore architectures. We use the OpenSPARC T2 processor as a case study to compare different monolithic implementation styles and explore the benefits of HM design. Our simulations show that, under the same timing constraint, an HM design offers 47.2% reduction in footprint area and 5.3% in power consumption compared to a 2-D design at the cost of slightly higher on-chip temperature.
引用
收藏
页码:2146 / 2156
页数:11
相关论文
共 37 条
  • [11] Tier Degradation of Monolithic 3-D ICs: A Power Performance Study at Different Technology Nodes
    Panth, Shreepad
    Samal, Sandeep Kumar
    Samadi, Kambiz
    Du, Yang
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (08) : 1265 - 1273
  • [12] TREAD-M3D: Temperature-Aware DNN Accelerators for Monolithic 3-D Mobile Systems
    Shukla, Prachi
    Pavlidis, Vasilis F.
    Salman, Emre
    Coskun, Ayse K.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (12) : 4350 - 4363
  • [13] 3D thermal modeling based on the two-port network theory for hybrid or monolithic integrated power circuits
    Dorkel, JM
    Tounsi, P
    Leturcq, P
    TWELFTH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, PROCEEDINGS, 1996, : 81 - 88
  • [14] Heterogeneous Monolithic 3-D IC Designs: Challenges, EDA Solutions, and Power, Performance, Cost Tradeoffs
    Pentapati, Sai
    Lim, Sung-Kyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (03) : 413 - 421
  • [15] Monolithic 3D IC Design: Power, Performance, and Area Impact at 7nm
    Acharya, Kartik
    Chang, Kyungwook
    Ku, Bon Woong
    Panth, Shreepad
    Sinha, Saurabh
    Cline, Brian
    Yeric, Greg
    Lim, Sung Kyu
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 41 - 48
  • [16] Power Supply Noise-Aware At-Speed Delay Fault Testing of Monolithic 3-D ICs
    Hung, Shao-Chun
    Lu, Yi-Chen
    Lim, Sung Kyu
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (11) : 1875 - 1888
  • [17] Three-Dimensional Physical Design Flow for Monolithic 3D-FPGAs to Improve Timing Closure and Chip Area
    Belghadr, Armin
    Jahanian, Ali
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (10)
  • [18] An Approach for Area and Power Optimization of Flipping 3-D Discrete Wavelet Transform Architecture
    Hegde, Ganapathi
    Reddy, Kotha Srinivasa
    Ramesh, T. K.
    2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,
  • [19] Full Chip Impact Study of Power Delivery Network Designs in Gate-Level Monolithic 3-D ICs
    Samal, Sandeep Kumar
    Samadi, Kambiz
    Kamal, Pratyush
    Du, Yang
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (06) : 992 - 1003
  • [20] Detailed-Placement-Enabled Dynamic Power Optimization of Multitier Gate-Level Monolithic 3-D ICs
    Lin, Sheng-En David
    Kim, Dae Hyun
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (04) : 845 - 854