Stacking Signal TSV for Thermal Dissipation in Global Routing for 3-D IC

被引:25
作者
Hsu, Po-Yang [1 ]
Chen, Hsien-Te [1 ]
Hwang, TingTing [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu 30013, Taiwan
关键词
Global routing; stacked signal TSV; thermal dissipation; 3-D IC; through-silicon-via (TSV); PERFORMANCE;
D O I
10.1109/TCAD.2014.2307488
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With no further shrinking of device size, 3-D chip stacking by through-silicon-via (TSV) has been identified as an effective way to achieve better performance in speed and power. However, such solution inevitably encounters challenges in thermal dissipation since stacked dies generate a significant amount of heat per unit volume. We leverage an integrated design methodology of stacked-signal-TSVs to minimize temperature. Based on this structure, a three-stage TSV locating algorithm in global routing is designed. We demonstrate that our results, compared with baseline circuits, have 17% temperature reduction with 3% wiring overhead and no performance loss calculated by 3-D Elmore delay model. Compared with the paper by Cong and Zhang where additional thermal TSVs are inserted, our experimental results have in average 23% less TSVs with the same temperature constraint. Compared with the paper by Pathak and Lim, where movable signal TSVs are relocated to reduce temperature in hotspot regions, our result has 8% more temperature reduction with the same number of signal TSVs.
引用
收藏
页码:1031 / 1042
页数:12
相关论文
共 22 条
[1]  
Athikulwongse K, 2012, DES AUT CON, P741
[2]   3-D ICs: A novel chip design for improving deep-submicrometer interconnect performance and systems-on-chip integration [J].
Banerjee, K ;
Souri, SJ ;
Kapur, P ;
Saraswat, KC .
PROCEEDINGS OF THE IEEE, 2001, 89 (05) :602-633
[3]  
Chen H., 2011, P DATE, P401
[4]  
Chen W., 2008, V90 ITRS
[5]   iCET: A complete chip-level thermal reliability diagnosis tool for CMOS VLSI chips [J].
Cheng, YK ;
Teng, CC ;
Dharchoudhury, A ;
Rosenbaum, E ;
Kang, SM .
33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, :548-551
[6]  
Ching-Han Tsai, 1999, Proceedings. 1999 International Symposium on Physical Design, P179, DOI 10.1145/299996.300067
[7]   FLUTE: Fast lookup table based rectilinear Steiner minimal tree algorithm for VLSI design [J].
Chu, Chris ;
Wong, Yiu-Chung .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (01) :70-83
[8]   Thermal via planning for 3-D ICs [J].
Cong, J ;
Zhang, Y .
ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, :745-752
[9]   Thermal-driven multilevel routing for 3-D ICs [J].
Cong, Jason ;
Zhang, Yan .
ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, :121-126
[10]   Placement of thermal bias in 3-D ICs using various thermal objectives. [J].
Goplen, B ;
Sapatnekar, SS .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (04) :692-709