Design of a triple pocket multi-gate material TFET structure for low-power applications

被引:10
作者
Ahmad, Syed Afzal [1 ]
Alam, Naushad [1 ]
机构
[1] Aligarh Muslim Univ, ZHCET, Dept Elect Engn, Aligarh 202002, Uttar Pradesh, India
关键词
band to band tunnelling; tunnelling barrier width; source– channel junction; source pocket; workfunction engineering; HETEROJUNCTION TUNNEL-FETS; FIELD-EFFECT TRANSISTOR; WORK FUNCTION; OPTIMIZATION; SUPPRESSION; VOLTAGE; MOSFET;
D O I
10.1088/1361-6641/abcdf9
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper we propose a triple-pocket multi-gate material TFET (TP-TFET) device structure for a low-power and high-performance circuit design. The proposed device structure integrates the good features of both the conventional MOSFET and tunnel FET. This is achieved through three doped pockets and dual work-function gate material on near the source-channel junction. In the proposed device, the ON state conduction mechanism is dominated by an over-the-barrier thermal diffusion of carriers, thereby offering a high-value drive current. On the other hand, the subthreshold conduction mechanism is dominated by the tunnelling of carriers, thereby incurring a very small leakage current and offering a small subthreshold slope. We use 2D TCAD device simulations for the analysis of the TP-TFET and its comparison with the existing pocketed-heterogate TFET (PHG-TFET). We observe that the proposed TFET offers the average subthreshold slope (SSavg) of 2.85 mV dec(-1) and ON current of similar to 230 mu A mu m(-1) as compared to the existing PHG-TFET, which offers SSavg of 44.91 mV dec(-1) and I-ON = similar to 62 mu A mu m(-1). Further, some benchmark circuits are implemented using these devices. A ring oscillator designed using the TP-TFET shows approximately a 6x higher frequency as compared to that designed using the PHG-TFET. The power delay product of the NAND gate and NOR gate obtained using these devices differ by approximately 3x to 20x as the supply voltage is decreased from 1.0 to 0.5 V.
引用
收藏
页数:14
相关论文
共 45 条
[1]  
Abdi D.B., 2016, INT J ELECT COMPUT E, V10, P564
[2]   TFET-Based Robust 7T SRAM Cell for Low Power Application [J].
Ahmad, Sayeed ;
Ahmad, Syed Afzal ;
Muqeem, Mohd ;
Alam, Naushad ;
Hasan, Mohd .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (09) :3841-3847
[3]   Suppression of ambipolarity in tunnel-FETs using gate oxide as parameter: analysis and investigation [J].
Ahmad, Syed Afzal ;
Alam, Naushad .
IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (03) :288-293
[4]   Performance Improvement of Tunnel Field Effect Transistor Using Double Pocket [J].
Ahmed, Syed Afzal ;
Alam, Naushad .
JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2019, 14 (08) :1148-1157
[5]  
[Anonymous], 2018, Atlas Users Manual Device Simulation Software
[6]   A High-Performance Inverted-C Tunnel Junction FET With Source-Channel Overlap Pockets [J].
Ashita ;
Loan, Sajad A. ;
Rafat, Mohammad .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (02) :763-768
[7]   Demonstration of a novel tunnel FET with channel sandwiched by drain [J].
Bagga, Navjeet ;
Chauhan, Nitanshu ;
Banchhor, Shashank ;
Gupta, Divyam ;
Dasgupta, S. .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (01)
[8]   Threshold voltage in Tunnel FETs: physical definition, extraction, scaling and impact on IC design [J].
Boucart, Kathy ;
Ionescu, Adrian M. .
ESSDERC 2007: PROCEEDINGS OF THE 37TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2007, :299-302
[9]   Double-gate tunnel FET with high-κ gate dielectric [J].
Boucart, Kathy ;
Mihai Ionescu, Adrian .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (07) :1725-1733
[10]   Tunneling field-effect transistors (TFETs) with subthreshold swing (SS) less than 60 mV/dec [J].
Choi, Woo Young ;
Park, Byung-Gook ;
Lee, Jong Duk ;
Liu, Tsu-Jae King .
IEEE ELECTRON DEVICE LETTERS, 2007, 28 (08) :743-745