共 50 条
[42]
A 10-bit 100-MS/s 5.23-mW SAR ADC in 0.18-μm CMOS
[J].
MICROELECTRONICS JOURNAL,
2018, 78
:63-72
[43]
A 10-bit 500-MS/s 124-mW subranging folding ADC in 0.13 μm CMOS
[J].
2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11,
2007,
:1709-1712
[44]
A 0.92mW 10-bit 50-MS/s SAR ADC in 0.13μm CMOS Process
[J].
2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS,
2009,
:236-237
[45]
A 0.775mW 10-bit 40-MS/s SAR ADC in 0.18μm CMOS Process
[J].
2016 IEEE INTERNATIONAL CONFERENCE ON UBIQUITOUS WIRELESS BROADBAND (ICUWB2016),
2016,
[46]
A 0.18μm, 1.8-V CMOS high gain fully differential opamp utilized in pipelined ADC
[J].
2006 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS,
2006,
:656-+
[48]
A 10-Bit 800-MHz 19-mW CMOS ADC
[J].
IEEE JOURNAL OF SOLID-STATE CIRCUITS,
2014, 49 (04)
:935-949
[49]
High performance low power 10 bit 30 MS/s pipelined ADC
[J].
Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors,
2007, 28 (03)
:453-459