A 1.8-V 22-mW 10-bit 30-MS/s subsampling pipelined CMOS ADC

被引:13
作者
Li, Jian [1 ]
Zeng, Xiaoyang [1 ]
Xie, Lei [1 ]
Chen, Jun [1 ]
Zhang, Jianyun [1 ]
Guo, Yawei [2 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
[2] Shanghai MicroSci Integrated Circuits Co Ltd, Shanghai 200433, Peoples R China
来源
PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE | 2006年
关键词
D O I
10.1109/CICC.2006.320895
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a 10-bit 30-MS/s subsampling pipelined ADC that is implemented in a 0.18 mu m CMOS process. The ADC adopts a power efficient amplifier sharing architecture in which a set of switches is introduced to reduce the influence between the two opamp-sharing successive stages. A new configuration is used in the first stage of the ADC to avoid using a dedicated sample-and-hold amplifier (SHA) circuit at the input and to avoid the matching requirement between the first multiplying digital-to-analog converter (MDAC) and flash input signal paths, which is very strict in a traditional SHA-less architecture. The measured differential and integral nonlinearities of the prototype show less than 0.57 least significant bit (LSB) and 0.8 LSB respectively at full sampling rate. The ADC exhibits higher than 9.1 effective number of bits (ENOB) for input frequencies up to 30 MHz, which is the twofold Nyquist rate (fs/2), at 30 MS/s. The ADC consumes 21.6 mW from a 1.8-V supply and occupies 0.7 mm(2), which also includes the bandgap and buffer amplifiers.
引用
收藏
页码:513 / 516
页数:4
相关论文
共 50 条
[41]   A LOW-VOLTAGE LOW-POWER 10-BIT 200 MS/S PIPELINED ADC IN 90 NM CMOS [J].
Abdinia, Sahel ;
Yavari, Mohammad .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2010, 19 (02) :393-405
[42]   A 10-bit 100-MS/s 5.23-mW SAR ADC in 0.18-μm CMOS [J].
Ma, Rui ;
Wang, Lisha ;
Li, Dengquan ;
Ding, Ruixue ;
Zhu, Zhangming .
MICROELECTRONICS JOURNAL, 2018, 78 :63-72
[43]   A 10-bit 500-MS/s 124-mW subranging folding ADC in 0.13 μm CMOS [J].
Chen, Cheng ;
Yuan, Jiren .
2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, :1709-1712
[44]   A 0.92mW 10-bit 50-MS/s SAR ADC in 0.13μm CMOS Process [J].
Liu, Chun-Cheng ;
Chang, Soon-Jyh ;
Huang, Guan-Ying ;
Lin, Yin-Zu .
2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, :236-237
[45]   A 0.775mW 10-bit 40-MS/s SAR ADC in 0.18μm CMOS Process [J].
Yang, Wenzha ;
Zhang, Yi ;
Dai, Enwen ;
Feng, ZhiLin ;
Li, Wei .
2016 IEEE INTERNATIONAL CONFERENCE ON UBIQUITOUS WIRELESS BROADBAND (ICUWB2016), 2016,
[46]   A 0.18μm, 1.8-V CMOS high gain fully differential opamp utilized in pipelined ADC [J].
Meaamar, Ali ;
Bin Othman, Masuri ;
Shoaej, Omid .
2006 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2006, :656-+
[47]   1.2 V 10-bit 75 MS/s Pipelined ADC With Phase-Dependent Gain-Transition CDS [J].
Woo, Jong-Kwan ;
Lee, Hyunjoong ;
Kim, Hwi-Cheol ;
Jeong, Deog-Kyoon ;
Kim, Suhwan .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (03) :585-592
[48]   A 10-Bit 800-MHz 19-mW CMOS ADC [J].
Chiang, Shiuh-Hua Wood ;
Sun, Hyuk ;
Razavi, Behzad .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (04) :935-949
[49]   High performance low power 10 bit 30 MS/s pipelined ADC [J].
Xie, Lei ;
Li, Jian ;
Deng, Huan ;
Zeng, Xiaoyang ;
Guo, Yawei .
Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2007, 28 (03) :453-459
[50]   A 10-bit 120-MS/s pipelined ADC with improved switch and layout scaling strategy [J].
周佳 ;
许丽丽 ;
李福乐 ;
王志华 .
Journal of Semiconductors, 2015, 36 (08) :170-174