A 1.8-V 22-mW 10-bit 30-MS/s subsampling pipelined CMOS ADC

被引:13
|
作者
Li, Jian [1 ]
Zeng, Xiaoyang [1 ]
Xie, Lei [1 ]
Chen, Jun [1 ]
Zhang, Jianyun [1 ]
Guo, Yawei [2 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
[2] Shanghai MicroSci Integrated Circuits Co Ltd, Shanghai 200433, Peoples R China
来源
PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE | 2006年
关键词
D O I
10.1109/CICC.2006.320895
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a 10-bit 30-MS/s subsampling pipelined ADC that is implemented in a 0.18 mu m CMOS process. The ADC adopts a power efficient amplifier sharing architecture in which a set of switches is introduced to reduce the influence between the two opamp-sharing successive stages. A new configuration is used in the first stage of the ADC to avoid using a dedicated sample-and-hold amplifier (SHA) circuit at the input and to avoid the matching requirement between the first multiplying digital-to-analog converter (MDAC) and flash input signal paths, which is very strict in a traditional SHA-less architecture. The measured differential and integral nonlinearities of the prototype show less than 0.57 least significant bit (LSB) and 0.8 LSB respectively at full sampling rate. The ADC exhibits higher than 9.1 effective number of bits (ENOB) for input frequencies up to 30 MHz, which is the twofold Nyquist rate (fs/2), at 30 MS/s. The ADC consumes 21.6 mW from a 1.8-V supply and occupies 0.7 mm(2), which also includes the bandgap and buffer amplifiers.
引用
收藏
页码:513 / 516
页数:4
相关论文
共 50 条
  • [21] A 1.2V 10-bit 5 MS/s CMOS Cyclic ADC
    Lu, Chi-Chang
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1986 - 1989
  • [22] A 10-bit 50-MS/s subsampling pipelined ADC based on SMDAC and opamp sharing附视频
    陈利杰
    周玉梅
    卫宝跃
    半导体学报, 2010, (11) : 93 - 99
  • [23] A 10-bit 50-MSPS pipelined CMOS ADC
    Hashim, Mohamad-Faizal
    Yusoff, Yuzman
    Ahmad, Mohd. Rais
    2006 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2006, : 459 - +
  • [24] A 52.6 mW 10-bit, 100 MS/s Pipelined CMOS Analog-To-Digital Converter
    Meganathan, D.
    Moorthi, S.
    Sukumaran, Amrith
    Babu, M. M. Dinesh
    Perinbam, J. Raja Paul
    JOURNAL OF LOW POWER ELECTRONICS, 2008, 4 (02) : 208 - 227
  • [25] Systematic Design of 10-bit 50MS/s Pipelined ADC
    Zhu, Kehan
    Balagopal, Sakkarapani
    Saxena, Vishal
    2013 IEEE WORKSHOP ON MICROELECTRONICS AND ELECTRON DEVICES (WMED), 2013, : 17 - 20
  • [26] 100 MS/s, 10-BIT ADC USING PIPELINED SUCCESSIVE APPROXIMATION
    Sarafi, Sahar
    Hadidi, Kheyrollah
    Abbaspour, Ebrahim
    Bin Aain, Abu Khari
    Abbaszadeh, Javad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (05)
  • [27] Low-power 10-bit 100MS/s pipelined ADC in digital CMOS technology
    Singh, Anil
    Rawat, Veena
    Agarwal, Alpana
    IET CIRCUITS DEVICES & SYSTEMS, 2017, 11 (06) : 589 - 596
  • [28] A 10-bit Pipelined ADC with Improved S/H Circuit for CMOS Image Sensor
    Ding, Yiling
    Zhang, Qi
    Wang, Ning
    Yuan, Dunshan
    Li, Guohong
    Wang, Hui
    Feng, Songlin
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [29] A design of 10-bit, 10 MS/s Pipelined ADC with Time-interleaved SAR
    Jang, ByeongGi
    Hayder, Abbas Syed
    Do, SungHan
    Cho, SungHun
    Lee, DongSoo
    Pu, YoungGun
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    MICROELECTRONICS JOURNAL, 2017, 62 : 79 - 84
  • [30] A 1.5 V 10-b 30-MS/s CMOS pipelined analog-to-digital converter
    Chi-Chang Lu
    Analog Integrated Circuits and Signal Processing, 2011, 68 : 341 - 347