Measurement and Analysis of Variability in 45 nm Strained-Si CMOS Technology

被引:46
|
作者
Pang, Liang-Teck [1 ]
Qian, Kun [1 ]
Spanos, Costas J. [1 ]
Nikolic, Borivoje [1 ]
机构
[1] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
基金
美国国家科学基金会;
关键词
45; nm; CMOS; layout; leakage; ring oscillators; strain; variability; DIE-TO-DIE; FLUCTUATIONS; UNIFORMITY; FREQUENCY; IMPACT;
D O I
10.1109/JSSC.2009.2022217
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A test-chip in a low-power 45 nm technology, featuring uniaxial strained-Si, has been built to study variability in CMOS circuits. Systematic layout-induced variation, die-to-die (D2D), wafer-to-wafer (W2W) and within-die (WID) variability has been measured over multiple wafers, analyzed and attributed to likely causes in the manufacturing process. Delay is characterized using an array of ring oscillators and transistor leakage current is measured with an on-chip ADC. The key results link systematic layout-dependent and die-to-die variability as being caused by gate patterning and material strain. In comparison to a previous 90 nm experiment, gate proximity now contributes less to frequency variability, causing a 2% change in overall performance, while strain has increased its contribution to about 5% of the overall performance.
引用
收藏
页码:2233 / 2243
页数:11
相关论文
共 50 条
  • [41] Performance Analysis of FinFETs with Strained-Si Fin on Strain-Relaxed Buffer
    Jena, J.
    Dash, T. P.
    Mohaptra, E.
    Das, S.
    Nanda, J.
    Maiti, C. K.
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 327 - 330
  • [42] Implications of gate design on RF performance of sub-100nm strained-Si/SiGe nMODFETs
    Ouyang, QQ
    Koester, SJ
    Chu, JO
    Saenger, KL
    Ott, JA
    Jenkins, KA
    2003 IEEE INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2003, : 203 - 206
  • [43] Analysis and modeling methodology of strained-Si channel-on-insulator (SSOI) MOSFETs
    Kim, K
    Chuang, CT
    Rim, K
    Cai, J
    Haensch, WE
    2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 56 - 59
  • [44] Design & Performance Analysis of Strained-Si N-MOSFET using TCAD
    Martha, Pramod
    Hota, Aditya Kumar
    Sethi, Kabiraj
    PROCEEDINGS OF 2ND IEEE INTERNATIONAL CONFERENCE ON ENGINEERING & TECHNOLOGY ICETECH-2016, 2016, : 958 - 961
  • [45] Large-Scale SRAM Variability Characterization in 45 nm CMOS
    Guo, Zheng
    Carlson, Andrew
    Pang, Liang-Teck
    Duong, Kenneth T.
    Liu, Tsu-Jae King
    Nikolic, Borivoje
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (11) : 3174 - 3192
  • [46] A 90nm high volume manufacturing logic technology featuring novel 45nm gate length strained silicon CMOS transistors
    Ghani, T
    Armstrong, M
    Auth, C
    Bost, M
    Charvat, P
    Glass, G
    Hoffmann, T
    Johnson, K
    Kenyon, C
    Klaus, J
    McIntyre, B
    Mistry, K
    Murthy, A
    Sandford, J
    Silberstein, M
    Sivakumar, S
    Smith, P
    Zawadzki, K
    Thompson, S
    Bohr, M
    2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 978 - 980
  • [47] Sub-continuum thermal analysis of strained-Si/SiGe transistor scaling
    Etessam-Yazdani, K
    Asheghi, M
    TWENTY-FIRST ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, PROCEEDINGS 2005, 2005, : 208 - 213
  • [48] Technology CAD Simulations of Hot-Carrier Degradation in Strained-Si p-MOSFETs
    Maiti, C. K.
    Das, S.
    Dash, T. P.
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 331 - 335
  • [49] Power and Variability Analysis of CMOS Logic Families @ 22-nm Technology Node
    Agarwal, Vivek Kumar
    Guduri, Manisha
    Islam, Aminul
    2014 3RD INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (ICRITO) (TRENDS AND FUTURE DIRECTIONS), 2014,
  • [50] Advanced SOI-MOSFETs with strained-Si channel for high speed CMOS - Electron/hole mobility enhancement
    Mizuno, T
    Sugiyama, N
    Satake, H
    Takagi, S
    2000 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2000, : 210 - 211