Measurement and Analysis of Variability in 45 nm Strained-Si CMOS Technology

被引:46
作者
Pang, Liang-Teck [1 ]
Qian, Kun [1 ]
Spanos, Costas J. [1 ]
Nikolic, Borivoje [1 ]
机构
[1] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
基金
美国国家科学基金会;
关键词
45; nm; CMOS; layout; leakage; ring oscillators; strain; variability; DIE-TO-DIE; FLUCTUATIONS; UNIFORMITY; FREQUENCY; IMPACT;
D O I
10.1109/JSSC.2009.2022217
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A test-chip in a low-power 45 nm technology, featuring uniaxial strained-Si, has been built to study variability in CMOS circuits. Systematic layout-induced variation, die-to-die (D2D), wafer-to-wafer (W2W) and within-die (WID) variability has been measured over multiple wafers, analyzed and attributed to likely causes in the manufacturing process. Delay is characterized using an array of ring oscillators and transistor leakage current is measured with an on-chip ADC. The key results link systematic layout-dependent and die-to-die variability as being caused by gate patterning and material strain. In comparison to a previous 90 nm experiment, gate proximity now contributes less to frequency variability, causing a 2% change in overall performance, while strain has increased its contribution to about 5% of the overall performance.
引用
收藏
页码:2233 / 2243
页数:11
相关论文
共 28 条
[1]   Intrinsic threshold voltage fluctuations in decanano MOSFETs due to local oxide thickness variations [J].
Asenov, A ;
Kaya, S ;
Davies, JH .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (01) :112-119
[2]  
Bianchi RA, 2002, INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, P117, DOI 10.1109/IEDM.2002.1175792
[3]   Impact of die-to-die and within-die parameter fluctuations on the maximum clock frequency distribution for gigascale integration [J].
Bowman, KA ;
Duvall, SG ;
Meindl, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (02) :183-190
[4]   Impact of lens aberrations on optical lithography [J].
Brunner, TA .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1997, 41 (1-2) :57-67
[5]  
CAM C, 2006, S VLSI TECHN HON HI, P82
[6]   Scalability of strained nitride capping layers for future CMOS generations [J].
Eneman, G ;
Jurczak, M ;
Verheyen, P ;
Hoffmann, T ;
De Keersgieter, A ;
De Meyer, K .
PROCEEDINGS OF ESSDERC 2005: 35TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2005, :449-452
[7]  
Frank D. J., 1999, 1999 Symposium on VLSI Circuits. Digest of Papers (IEEE Cat. No.99CH36326), P171, DOI 10.1109/VLSIC.1999.797274
[8]  
GRATIET BL, 2008, P SPIE, V6922
[9]  
JOSSE E, 2006, 2006 IEEE INT EL DEV, P1
[10]  
Kahng A. B., 1999, Proceedings 1999 Design Automation Conference (Cat. No. 99CH36361), P799, DOI 10.1109/DAC.1999.782137