Measurement and Analysis of Variability in 45 nm Strained-Si CMOS Technology

被引:46
|
作者
Pang, Liang-Teck [1 ]
Qian, Kun [1 ]
Spanos, Costas J. [1 ]
Nikolic, Borivoje [1 ]
机构
[1] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
基金
美国国家科学基金会;
关键词
45; nm; CMOS; layout; leakage; ring oscillators; strain; variability; DIE-TO-DIE; FLUCTUATIONS; UNIFORMITY; FREQUENCY; IMPACT;
D O I
10.1109/JSSC.2009.2022217
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A test-chip in a low-power 45 nm technology, featuring uniaxial strained-Si, has been built to study variability in CMOS circuits. Systematic layout-induced variation, die-to-die (D2D), wafer-to-wafer (W2W) and within-die (WID) variability has been measured over multiple wafers, analyzed and attributed to likely causes in the manufacturing process. Delay is characterized using an array of ring oscillators and transistor leakage current is measured with an on-chip ADC. The key results link systematic layout-dependent and die-to-die variability as being caused by gate patterning and material strain. In comparison to a previous 90 nm experiment, gate proximity now contributes less to frequency variability, causing a 2% change in overall performance, while strain has increased its contribution to about 5% of the overall performance.
引用
收藏
页码:2233 / 2243
页数:11
相关论文
共 50 条
  • [1] Measurement and Analysis of Variability in 45nm Strained-Si CMOS Technology
    Pang, Liang-Teck
    Nikolic, Borivoje
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 129 - 132
  • [2] Metrology challenges for 45 nm strained-Si devices
    Vartanian, V
    Sadaka, M
    Zollner, S
    Thean, AVY
    White, T
    Nguyen, BY
    Zavala, M
    McCormick, L
    Prabhu, L
    Eades, D
    Parsons, S
    Collard, H
    Kim, K
    Jiang, J
    Dhandapani, V
    Hildreth, J
    Powers, R
    Spencer, G
    Ramani, N
    Mogab, J
    Kottke, M
    Canonico, M
    Xie, Q
    Wang, XD
    Vella, J
    Contreras, L
    Theodore, D
    Lu, B
    Kriske, T
    Gregory, R
    Liu, R
    CHARACTERIZATION AND METROLOGY FOR ULSI TECHNOLOGY 2005, 2005, 788 : 214 - 221
  • [3] Variability Analysis of SBOX With CMOS 45 nm Technology
    Abhishek Kumar
    Suman Lata Tripathi
    Umashankar Subramaniam
    Wireless Personal Communications, 2022, 124 : 671 - 682
  • [4] Variability Analysis of SBOX With CMOS 45 nm Technology
    Kumar, Abhishek
    Tripathi, Suman Lata
    Subramaniam, Umashankar
    WIRELESS PERSONAL COMMUNICATIONS, 2022, 124 (01) : 671 - 682
  • [5] Design of down conversion ring mixer using 45 nm Metal gate High-K Strained-Si CMOS Technology for RF applications
    Chaturvedi, Abhay
    MATERIALS TODAY-PROCEEDINGS, 2021, 37 : 835 - 839
  • [6] Enhanced CMOS performances using substrate strained-SiGe and mechanical strained-Si technology
    Wu, SL
    Lin, YM
    Chang, SJ
    Lu, SC
    Chen, PS
    Liu, CW
    IEEE ELECTRON DEVICE LETTERS, 2006, 27 (01) : 46 - 48
  • [7] Strained-si heterostructure field effect devices: Strain-engineering in CMOS technology
    Maiti, C. K.
    PROCEEDINGS OF THE 2007 INTERNATIONAL WORKSHOP ON THE PHYSICS OF SEMICONDUCTOR DEVICES: IWPSD-2007, 2007, : 52 - 56
  • [8] An Investigation about the Limitation of Strained-Si Technology
    Liao, M. H.
    Yeh, Lingyen
    Lu, J. C.
    Yu, M. H.
    Wang, L. T.
    Wu, J.
    Jeng, P. -R.
    Lee, T. -L.
    Jang, Simon
    PROCEEDINGS OF TECHNICAL PROGRAM: 2009 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS, 2009, : 28 - 29
  • [9] Hole transport in UTB MOSFETs in strained-Si directly on insulator with strained-Si thickness less than 5 nm
    Aberg, I
    Hoyt, JL
    IEEE ELECTRON DEVICE LETTERS, 2005, 26 (09) : 661 - 663
  • [10] Device characterizations and physical models of strained-Si channel CMOS
    Takagi, S
    Maeda, T
    Numata, I
    Mizuno, T
    Usuda, K
    Tanabe, A
    Tezuka, T
    Nakaharai, S
    Koga, J
    Irisawa, T
    Moriyama, Y
    Hirashita, N
    Sugiyama, N
    ICMTS 2004: PROCEEDINGS OF THE 2004 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, 2004, : 133 - 138