Measurement-based electrical characterization of through silicon vias and transmission lines for 3D integration

被引:19
|
作者
Sun, Xin [1 ]
Fang, Runiu [1 ]
Zhu, Yunhui [1 ]
Zhong, Xiao [1 ]
Bian, Yuan [1 ]
Guan, Yong [1 ]
Miao, Min [2 ]
Chen, Jing [1 ]
Jin, Yufeng [1 ,3 ]
机构
[1] Peking Univ, Inst Microelect, Natl Key Lab Sci & Technol Micro Nano Fabricat, Beijing 100871, Peoples R China
[2] Being Informat Sci & Technol Univ, Informat Microsyst Inst, Beijing 100101, Peoples R China
[3] Peking Univ, Shenzhen Grad Sch, Shenzhen 518055, Peoples R China
基金
中国国家自然科学基金;
关键词
3D integration; Through silicon via (TSV); Transmission line; Electrical measurement; RF characterization; MODEL; INTERCONNECT; TSV;
D O I
10.1016/j.mee.2015.10.010
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Measurement-based electrical characterization of through silicon via (TSV) and redistribution layer (RDL) is of great importance for both fabrication process and system design of 3D integration. This paper presents the electrical measurements and analysis of TSV and double-sided RDL test structures, from DC to high frequency up to 40 GHz. TSV shows great dependence of DC resistance and leakage current on fabrication process. An inverse V-shaped C-V curve is presented between adjacent TSVs in N-type silicon substrate, from 10 V to 10 V. In the high frequency characterization, two methods are proposed and applied to extract resistance and inductance of a single grounded TSV. Individual transmission loss of TSV, RDLs on top and bottom surface of silicon substrate are calculated, and corresponding circuit parameters thereof are extracted to characterize their electrical properties precisely. (C) 2015 Elsevier B.V. All rights reserved.
引用
收藏
页码:145 / 152
页数:8
相关论文
共 50 条
  • [1] Electrical Modeling and Analysis of Sidewall Roughness of Through Silicon Vias in 3D Integration
    Ehsan, M. Amimul
    Zhou, Zhen
    Yi, Yang
    2014 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2014, : 52 - 56
  • [2] Fabrication and Electrical Characterization of High Aspect Ratio Through-Silicon Vias with Polyimide Liner for 3D Integration
    Chen, Xuyan
    Chen, Zhiming
    Xiao, Lei
    Hao, Yigang
    Wang, Han
    Ding, Yingtao
    Zhang, Ziyue
    MICROMACHINES, 2022, 13 (07)
  • [3] Inspection and metrology for through-silicon vias and 3D integration
    Rudack, Andrew C.
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXVI, PTS 1 AND 2, 2012, 8324
  • [4] RF Characterization and Analytical Modelling of Through Silicon Vias and Coplanar Waveguides for 3D Integration
    Lamy, Yann P. R.
    Jinesh, K. B.
    Roozeboom, Fred
    Gravesteijn, Dirk J.
    Besling, Wim F. A.
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2010, 33 (04): : 1072 - 1079
  • [5] 3D CHIP INTEGRATION WITH THROUGH SILICON-VIAS (TSVs)
    Birla, Shilpi
    Shukla, Neeraj Kr.
    Singh, R. K.
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON ADVANCED COMPUTER THEORY AND ENGINEERING (ICACTE 2009), VOLS 1 AND 2, 2009, : 1175 - 1180
  • [6] Analytical, Numerical-, and Measurement-Based Methods for Extracting the Electrical Parameters of Through Silicon Vias (TSVs)
    Ndip, Ivan
    Zoschke, Kai
    Loebbicke, Kai
    Wolf, M. Juergen
    Guttowski, Stephan
    Reichl, Herbert
    Lang, Klaus-Dieter
    Henke, Heino
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (03): : 504 - 515
  • [7] Capacitance Expressions and Electrical Characterization of Tapered Through-Silicon Vias for 3-D ICs
    Su, Jinrong
    Wang, Fang
    Zhang, Wenmei
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2015, 5 (10): : 1488 - 1496
  • [8] Electrical modeling and characterization of through-silicon vias (TSVs) for 3-D integrated circuits
    Savidis, Ioannis
    Alam, Syed M.
    Jain, Ankur
    Pozder, Scott
    Jones, Robert E.
    Chatterjee, Ritwik
    MICROELECTRONICS JOURNAL, 2010, 41 (01) : 9 - 16
  • [9] RF characterization and modelling of high density Through Silicon Vias for 3D chip stacking
    Cadix, L.
    Bermond, C.
    Fuchs, C.
    Farcy, A.
    Leduc, P.
    DiCioccio, L.
    Assous, M.
    Rousseau, M.
    Lorut, F.
    Chapelon, L. L.
    Flechet, B.
    Sillon, N.
    Ancey, P.
    MICROELECTRONIC ENGINEERING, 2010, 87 (03) : 491 - 495
  • [10] Thermomechanical Reliability of Through-Silicon Vias in 3D Interconnects
    Lu, Kuan-Hsun
    Ryu, Suk-Kyu
    Im, Jay
    Huang, Rui
    Ho, Paul S.
    2011 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2011,