CML and ECL: Optimized design and comparison

被引:31
作者
Alioto, M [1 ]
Palumbo, G [1 ]
机构
[1] Univ Catania, Dipartimento Elettr Elettr & Sistemist, I-95125 Catania, Italy
来源
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS | 1999年 / 46卷 / 11期
关键词
bipolar transistor circuits; bipolar transistor logic devices; current mode logic; digital circuits; digital integrated circuits; emitter coupled logic; high-speed integrated circuits; switching circuits;
D O I
10.1109/81.802823
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper a pencil-and-paper optimized design for current mode logic (CML) and emitter coupled logic (ECL) gates is proposed. The approaches are based on simple models which show errors lower than 20% as compared with Spice simulations. The optimization is performed in terms of bias currents, which give the minimum propagation delay, and it is demonstrated that at the cost of a 10% increase in propagation delay we can reduce the power dissipation by 40%. Strategies to optimize the transistor area of the CML gates are also discussed. A comparison between the optimized CML and ECL is made. It shows the advantage of the CML gate with respect to the ECL in terms of propagation delay. However, this feature of CML is paid for in terms of power dissipation. The simple models and the design strategies are validated by using both a traditional and a high speed bipolar process, which have transition frequencies equal to 6 and 20 GHz, respectively.
引用
收藏
页码:1330 / 1341
页数:12
相关论文
共 28 条
[1]   SILICON BIPOLAR CHIPSET FOR SONET/SDH 10-GB/S FIBEROPTIC COMMUNICATION LINKS [J].
ANDERSSON, LI ;
RUDBERG, BGR ;
LEWIN, PT ;
REED, MD ;
PLANER, SM ;
SUNDARAM, SL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) :210-218
[2]   A PROPAGATION-DELAY EXPRESSION AND ITS APPLICATION TO THE OPTIMIZATION OF POLYSILICON EMITTER ECL PROCESSES [J].
CHOR, EF ;
BRUNNSCHWEILER, A ;
ASHBURN, P .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (01) :251-259
[3]   AN ANALYTICAL MAXIMUM TOGGLE FREQUENCY EXPRESSION AND ITS APPLICATION TO OPTIMIZING HIGH-SPEED ECL FREQUENCY-DIVIDERS [J].
FANG, W ;
BRUNNSCHWEILER, A ;
ASHBURN, P .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (04) :920-931
[4]   ACCURATE ANALYTICAL DELAY EXPRESSIONS FOR ECL AND CML CIRCUITS AND THEIR APPLICATIONS TO OPTIMIZING HIGH-SPEED BIPOLAR CIRCUITS [J].
FANG, W .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (02) :572-583
[5]   46 Gb/s DEMUX, 50 Gb/s MUX, and 30 GHz static frequency divider in silicon bipolar technology [J].
Felder, A ;
Moller, M ;
Popp, J ;
Bock, J ;
Rein, HM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (04) :481-486
[6]   AN ANALYTICAL MODEL FOR THE DETERMINATION OF THE TRANSIENT-RESPONSE OF CML AND ECL GATES [J].
GHANNAM, MY ;
MERTENS, RP ;
VANOVERSTRAETEN, RJ .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (01) :191-201
[7]   DELAY COMPONENTS OF A CURRENT-MODE LOGIC-CIRCUIT AND THEIR CURRENT DEPENDENCY [J].
HARADA, Y .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (01) :54-60
[8]   A plastic packaged 10 Gb/s BiCMOS clock and data recovering 1:4-demultiplexer with external VCO [J].
Hauenschild, J ;
Dorschky, C ;
vonMohrenfels, TW ;
Seitz, R .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (12) :2056-2059
[9]   3.5-Gb/sx4-Ch Si bipolar LSI's for optical interconnections [J].
Ishihara, N ;
Fujita, S ;
Togashi, M ;
Hino, S ;
Arai, Y ;
Tanaka, N ;
Kobayashi, Y ;
Akazawa, Y .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (12) :1493-1501
[10]   VERY-HIGH-SPEED SI BIPOLAR STATIC FREQUENCY-DIVIDERS WITH NEW T-TYPE FLIP-FLOPS [J].
ISHII, K ;
ICHINO, H ;
TOGASHI, M ;
KOBAYASHI, Y ;
YAMAGUCHI, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (01) :19-24