Post-Moore Memory Technology: Sneak Path Current (SPC) Phenomena on RRAM Crossbar Array and Solutions

被引:31
作者
Chen, Ying-Chen [1 ]
Lin, Chao-Cheng [2 ]
Chang, Yao-Feng [3 ]
机构
[1] No Arizona Univ, Sch Informat Comp & Cyber Syst, Flagstaff, AZ 86011 USA
[2] Natl Appl Res Labs, Taiwan Semicond Res Inst, Hsinchu 30078, Taiwan
[3] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
关键词
selectorless; resistive switching; sneak path current; volatile; resistive random access memory (RRAM);
D O I
10.3390/mi12010050
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
The sneak path current (SPC) is the inevitable issue in crossbar memory array while implementing high-density storage configuration. The crosstalks are attracting much attention, and the read accuracy in the crossbar architecture is deteriorated by the SPC. In this work, the sneak path current problem is observed and investigated by the electrical experimental measurements in the crossbar array structure with the half-read scheme. The read margin of the selected cell is improved by the bilayer stacked structure, and the sneak path current is reduced similar to 20% in the bilayer structure. The voltage-read stress-induced read margin degradation has also been investigated, and less voltage stress degradation is showed in bilayer structure due to the intrinsic nonlinearity. The oxide-based bilayer stacked resistive random access memory (RRAM) is presented to offer immunity toward sneak path currents in high-density memory integrations when implementing the future high-density storage and in-memory computing applications.
引用
收藏
页数:10
相关论文
共 41 条
  • [1] [Anonymous], 2015, IEEE INT EL DEV M IE
  • [2] Complementary Metal-Oxide Semiconductor and Memristive Hardware for Neuromorphic Computing
    Azghadi, Mostafa Rahimi
    Chen, Ying-Chen
    Eshraghian, Jason K.
    Chen, Jia
    Lin, Chih-Yang
    Amirsoleimani, Amirali
    Mehonic, Adnan
    Kenyon, Anthony J.
    Fowler, Burt
    Lee, Jack C.
    Chang, Yao-Feng
    [J]. ADVANCED INTELLIGENT SYSTEMS, 2020, 2 (05)
  • [3] A Novel Low Power and Reduced Transistor Count Magnetic Arithmetic Logic Unit Using Hybrid STT-MTJ/CMOS Circuit
    Barla, Prashanth
    Joshi, Vinod Kumar
    Bhat, Somashekara
    [J]. IEEE ACCESS, 2020, 8 : 6876 - 6889
  • [4] Burr G. W., 2012, 2012 IEEE Symposium on VLSI Technology, P41, DOI 10.1109/VLSIT.2012.6242451
  • [5] Comprehensive scaling study of NbO2 insulator-metal-transition selector for cross point array application
    Cha, Euijun
    Park, Jaehyuk
    Woo, Jiyong
    Lee, Daeseok
    Prakash, Amit
    Hwang, Hyunsang
    [J]. APPLIED PHYSICS LETTERS, 2016, 108 (15)
  • [6] Metal induced crystallized poly-Si-based conductive bridge resistive switching memory device with one transistor and one resistor architecture
    Chand, Umesh
    Huang, Chun-Yang
    Kumar, Dayanand
    Tseng, Tseung-Yuen
    [J]. APPLIED PHYSICS LETTERS, 2015, 107 (20)
  • [7] Strong Read and Write Interference Induced by Breakdown Failure in Crossbar Arrays
    Chang, Che-Chia
    Huang, Hsin-Hui
    Hudec, Boris
    Wu, Ming-Hung
    Chang, Chih-Cheng
    Liu, Po-Tsun
    Hou, Tuo-Hung
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (12) : 5497 - 5504
  • [8] A review of emerging non-volatile memory (NVM) technologies and applications
    Chen, An
    [J]. SOLID-STATE ELECTRONICS, 2016, 125 : 25 - 38
  • [9] Current-Sweep Operation on Nonlinear Selectorless RRAM for Multilevel Cell Applications
    Chen, Ying-Chen
    Lin, Chih-Yang
    Cho, Hyojong
    Kim, Sungjun
    Fowler, Burt
    Lee, Jack C.
    [J]. JOURNAL OF ELECTRONIC MATERIALS, 2020, 49 (06) : 3499 - 3503
  • [10] A Novel Resistive Switching Identification Method through Relaxation Characteristics for Sneak-path-constrained Selectorless RRAM application
    Chen, Ying-Chen
    Lin, Chao-Cheng
    Hu, Szu-Tung
    Lin, Chih-Yang
    Fowler, Burt
    Lee, Jack
    [J]. SCIENTIFIC REPORTS, 2019, 9 (1)