Investigation of the Trace Line Failure Mechanism and Design of Flexible Wafer Level Packaging

被引:9
|
作者
Yew, Ming-Chih [1 ]
Yuan, Cadmus C. A. [1 ]
Wu, Chung-Jung [1 ]
Hu, Dyi-Chung [2 ]
Yang, Wen-Kun [2 ]
Chiang, Kuo-Ning [1 ]
机构
[1] Natl Tsing Hua Univ, Adv Microsyst Packaging & Nanomech Res Lab, Dept Power Mech Engn, Adv Packaging Res Ctr, Hsinchu 30013, Taiwan
[2] Adv Chip Engn Technol Inc, Hsinchu 30351, Taiwan
来源
IEEE TRANSACTIONS ON ADVANCED PACKAGING | 2009年 / 32卷 / 02期
关键词
Coefficient of thermal expansion (CTE) mismatch; factorial analysis; fan-out; finite element method; flexible wafer level packaging (FWLP); packaging reliability; wafer level chip scale package (WLCSP); SHAPE PREDICTION; RELIABILITY; SOLDER;
D O I
10.1109/TADVP.2009.2015673
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this study, a flexible wafer level packaging (FWLP) having the capability of redistributing the electrical circuit is proposed to resolve the problem of assembling a fine-pitched chip to a coarse-pitched substrate. In the FWLP, the diced chip is picked and back-sided attached to the flexible substrate after the functional testing. Besides, the solder on rubber (SOR) design is applied to expand the chip area and also to provide a buffer layer for the deformation energy from the coefficient of thermal expansion (CTE) mismatch. The design concepts as well as the fabrication processes for the fan-out type FWLP would be described herein. in our previous research, it was shown the reliability of FWLP could easily pass 1300 cycles thermal cycling test (JEDEC condition G, -40 degrees C similar to 125 degrees C). Besides, the failure mode was moved from solders to copper trace lines. Therefore, the packaging level reliability of the copper trace structure of FWLP is investigated and discussed in this research. The 21 factorial designs with the analysis of variance (ANOVA) are conducted to obtain the sensitivity information of the packaging. Through the reliability assessment and constrained optimization technology, the fan-out FWLP could be further improved within the target range of design parameters. The FWLP structure proposed in this research can be redesigned to have the double-sided I/O capability, and will have a high potential for various advanced packaging applications.
引用
收藏
页码:390 / 398
页数:9
相关论文
共 5 条
  • [1] Design Study of the Bump on Flexible Lead by FEA for Wafer Level Packaging
    Eidner, I.
    Wunderle, B.
    Pan, K. L.
    Wolf, M. J.
    Ehrmann, O.
    Reichl, H.
    EUROSIME 2009: THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS, 2009, : 348 - +
  • [2] Design, Materials, Process, Fabrication, and Reliability of Fan-Out Wafer-Level Packaging
    Lau, John H.
    Li, Ming
    Li, Qingqian Margie
    Xu, Iris
    Chen, Tony
    Li, Zhang
    Tan, Kim Hwee
    Yong, Qing Xiang
    Cheng, Zhong
    Wee, Koh Sau
    Beica, Rozalia
    Ko, C. T.
    Lim, Sze Pei
    Fan, Nelson
    Kuah, Eric
    Kai, Wu
    Cheung, Yiu-Ming
    Ng, Eric
    Xi, Cao
    Ran, Jiang
    Yang, Henry
    Chen, Y. H.
    Lee, N. C.
    Tao, Mian
    Lo, Jeffery
    Lee, Ricky
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (06): : 991 - 1002
  • [3] Redistribution in wafer level chip size packaging technology for high power device applications: Process and design considerations
    Chen, Jiunn
    Lai, Yi-Shao
    Hsieh, Chueh-An
    Hu, Chia Yi
    MICROELECTRONICS RELIABILITY, 2010, 50 (04) : 522 - 527
  • [4] Design and Architecture Definition for Advanced 3D Fan-Out Wafer-Level Packaging
    Bhangaonkar, Karan
    Sankarasubramanian, Santosh
    Journal of Microelectronics and Electronic Packaging, 2024, 21 (03): : 59 - 66
  • [5] 3-D structure design and reliability analysis of wafer level package with stress buffer mechanism
    Lee, Chang-Chun
    Liu, Hsing-Chih
    Chiang, Kuo-Ning
    IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2007, 30 (01): : 110 - 118