Hardware Implementation of Interval Type-2 Fuzzy Logic Controller

被引:0
作者
Mesri, Alireza [1 ]
Khoei, Abdollah [1 ]
Hadidi, Khayrollah [1 ]
机构
[1] Urmia Univ, Microelect Res Lab, Orumiyeh, Iran
来源
2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE) | 2013年
关键词
IT2; Fuzzifier; IT2 Inference Engine; IT2 Output Processor; Type-Reducer; Defuzzifier; CIRCUIT IMPLEMENTATION; DEFUZZIFICATION; SYSTEMS; DESIGN; SETS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper design of a general-purpose Interval Type-2 Fuzzy Logic Controller (IT2 FLC) is presented. For the fuzzifier block, a new fully programmable IT2 membership function generator (MFG) circuit based on Type-1(T1) MFG is proposed that uses a new method for slope tuning. The proposed slope tuning method, leads to smaller active area and also significantly smaller total die area by reducing the numbers of required pins in comparison with previous methods. Type-reducer block is designed based on the Nie-Tan type-reduction method which reduces hardware complexity. Moreover, a modified version of multiplier is employed in the defuzzifier block which reduces the chip area and enhances the speed performance. Also, a new min circuit is presented to realize the inference block which is perfectly compatible with other blocks. Small area, low power consumption and especially suitable programming method, makes the proposed FLC suitable for general-purpose applications. The proposed FLC has two inputs with one output that can be implemented in 0.028mm(2) in 0.18 mu m CMOS technology. The maximum delay of the proposed FLC is about 157 ns that corresponds to 6.37 MFLIPS (fuzzy logic inference per second). Power consumption of the proposed FLC is 4.64mW.
引用
收藏
页数:6
相关论文
共 23 条
[1]   A CLASS OF ANALOG CMOS CIRCUITS BASED ON THE SQUARE-LAW CHARACTERISTIC OF AN MOS-TRANSISTOR IN SATURATION [J].
BULT, K ;
WALLINGA, H .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (03) :357-365
[2]   Circuit implementation of linguistic-hedge fuzzy logic controller in current-mode approach [J].
Chen, CY ;
Hsieh, YT ;
Liu, BD .
IEEE TRANSACTIONS ON FUZZY SYSTEMS, 2003, 11 (05) :624-646
[3]  
Chen CY, 1997, ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV, P609, DOI 10.1109/ISCAS.1997.608878
[4]   A Fast Geometric Method for Defuzzification of Type-2 Fuzzy Sets [J].
Coupland, Simon ;
John, Robert I. .
IEEE TRANSACTIONS ON FUZZY SYSTEMS, 2008, 16 (04) :929-941
[5]  
Dualibe C., 2003, DESIGN ANALOG FUZZY, P13
[6]   The collapsing method of defuzzification for discretised interval type-2 fuzzy sets [J].
Greenfield, Sarah ;
Chiclana, Francisco ;
Coupland, Simon ;
John, Robert .
INFORMATION SCIENCES, 2009, 179 (13) :2055-2069
[7]  
Huang SH, 2005, IEEE INT SYMP CIRC S, P3307
[8]   New low-voltage fully programmable CMOS triangular/trapezoidal function generator circuit [J].
Kachare, M ;
Ramírez-Angulo, J ;
Carvajal, RG ;
López-Martín, AJ .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (10) :2033-2042
[9]   Analysis of the Noise Reduction Property of Type-2 Fuzzy Logic Systems Using a Novel Type-2 Membership Function [J].
Khanesar, Mojtaba Ahmadieh ;
Kayacan, Erdal ;
Teshnehlab, Mohammad ;
Kaynak, Okyay .
IEEE TRANSACTIONS ON SYSTEMS MAN AND CYBERNETICS PART B-CYBERNETICS, 2011, 41 (05) :1395-1406
[10]  
Khosla M, 2011, INT J ARTIF INTELL E, V2, P167