Optimization and process variation analysis of nano-scale transistors

被引:0
|
作者
Mamaluy, Denis [1 ]
Khan, Hasanur R. [1 ]
机构
[1] Arizona State Univ, Dept Elect Engn, Tempe, AZ 85287 USA
来源
PROCEEDINGS OF THE 12TH WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS: NEW ASPECTS OF CIRCUITS | 2008年
关键词
nano-device; FinFET; process variation; quantum transport; switching speed; cut-off frequency;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
We utilize fully self-consistent quantum mechanical simulator based on Contact Block Reduction (CBR) method [I] to optimize 10 nm FinFET device to meet ITRS requirements for High Performance (HP) Double-Gate (DG) devices. Fin width, gate oxide thickness, and doping profile are chosen to reflect realistic values and to boost on-current while keeping the total leakage within reasonable limits. We find that the device on-current approaching the value projected by ITRS for HP devices can be obtained using conventional (SI) channel. Our simulation results also show that quantum nature of transport in ultra small devices significantly enhances the intrinsic switching speed of the device. Large and small signal analyses have been performed to extract device capacitances. Sensitivity of device performance to the process variation at room temperature has been investigated.
引用
收藏
页码:238 / +
页数:3
相关论文
共 50 条
  • [41] Statistical Analysis of Process Variation Induced SRAM Electromigration Degradation
    Guan, Zhong
    Marek-Sadowska, Malgorzata
    Nassif, Sani
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 700 - +
  • [42] Analysis and Design of Network on Chip under High Process Variation
    Ezz-Eldin, Rabab
    El-Moursy, Magdy A.
    Hamed, Hesham F. A.
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 508 - 509
  • [43] A Fast Process-Variation-Aware Mask Optimization Algorithm With a Novel Intensity Modeling
    Awad, Ahmed
    Takahashi, Atsushi
    Tanaka, Satoshi
    Kodama, Chikaaki
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (03) : 998 - 1011
  • [44] Process variation-aware performance analysis of asynchronous circuits
    Raji, Mohsen
    Ghavami, Behnam
    Pedram, Hossein
    Zarandi, Hamid R.
    MICROELECTRONICS JOURNAL, 2010, 41 (2-3): : 99 - 108
  • [45] Analysis of Resistive Bridge Defect Delay Behavior in the Presence of Process Variation
    Zhong, Shida
    Khursheed, Saqib
    Al-Hashimi, Bashir M.
    Reddy, Sudhakar M.
    Chakrabarty, Krishnendu
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 389 - 394
  • [46] Statistical Static Performance Analysis of Asynchronous Circuits Considering Process Variation
    Raji, Mohsen
    Ghavami, Behnam
    Pedram, Hossein
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 291 - 296
  • [47] Process Variation Estimation For Passive Ladder Circuit By Means Of Interval Analysis
    Salnikov, Andrei S.
    2016 13TH INTERNATIONAL SCIENTIFIC-TECHNICAL CONFERENCE ON ACTUAL PROBLEMS OF ELECTRONIC INSTRUMENT ENGINEERING (APEIE), VOL 4, 2016, : 17 - 20
  • [48] Design of Parasitic and Process-Variation Aware Nano-CMOS RF Circuits: A VCO Case Study
    Ghai, Dhruva
    Mohanty, Saraju P.
    Kougianos, Elias
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (09) : 1339 - 1342
  • [49] Statistical static timing analysis considering process variation model uncertainty
    Yu, Guo
    Dong, Wei
    Feng, Zhuo
    Li, Peng
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (10) : 1880 - 1890
  • [50] Analysis and Mitigation of Process Variation Impacts on Power-Attack Tolerance
    Lin, Lang
    Burleson, Wayne
    DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 238 - 243