Optimization and process variation analysis of nano-scale transistors

被引:0
|
作者
Mamaluy, Denis [1 ]
Khan, Hasanur R. [1 ]
机构
[1] Arizona State Univ, Dept Elect Engn, Tempe, AZ 85287 USA
来源
PROCEEDINGS OF THE 12TH WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS: NEW ASPECTS OF CIRCUITS | 2008年
关键词
nano-device; FinFET; process variation; quantum transport; switching speed; cut-off frequency;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
We utilize fully self-consistent quantum mechanical simulator based on Contact Block Reduction (CBR) method [I] to optimize 10 nm FinFET device to meet ITRS requirements for High Performance (HP) Double-Gate (DG) devices. Fin width, gate oxide thickness, and doping profile are chosen to reflect realistic values and to boost on-current while keeping the total leakage within reasonable limits. We find that the device on-current approaching the value projected by ITRS for HP devices can be obtained using conventional (SI) channel. Our simulation results also show that quantum nature of transport in ultra small devices significantly enhances the intrinsic switching speed of the device. Large and small signal analyses have been performed to extract device capacitances. Sensitivity of device performance to the process variation at room temperature has been investigated.
引用
收藏
页码:238 / +
页数:3
相关论文
共 50 条
  • [21] Evaluation of electronic and transport properties of a nano-scale device in the presence of electric field
    Modarresi, M.
    Roknabadi, M. R.
    Shahtahmasbi, N.
    Vahedi, D.
    Arabshahi, H.
    PHYSICA E-LOW-DIMENSIONAL SYSTEMS & NANOSTRUCTURES, 2010, 43 (01) : 402 - 404
  • [22] Statistical estimation of delay in nano-scale CMOS circuits using Burr Distribution
    Moshrefi, Amirhossein
    Aghababa, Hossein
    Shoaei, Omid
    MICROELECTRONICS JOURNAL, 2018, 79 : 30 - 37
  • [23] Structure optimization for timing in nano scale FinFET
    Kanamoto, Toshiki
    Akamine, Takeichiro
    Ammo, Hiroaki
    Hasegawa, Takashi
    Shimizu, Kouhei
    Kumano, Yoshinori
    Kawano, Masaharu
    Kurokawa, Atsushi
    IEICE ELECTRONICS EXPRESS, 2015, 12 (09):
  • [24] Modeling of Delay Variability Due to Random Dopant Fluctuation in nano-scale CMOS Inverter
    Lue, Wei-feng
    2014 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE, ELECTRONICS AND ELECTRICAL ENGINEERING (ISEEE), VOLS 1-3, 2014, : 167 - +
  • [25] Indefinite Admittance Matrix Based Modelling of PSIJ in Nano-Scale CMOS I/O Drivers
    Sharma, Vijender Kumar
    Tripathi, Jai Narayan
    Shrimali, Hitesh
    IEEE OPEN JOURNAL OF NANOTECHNOLOGY, 2022, 3 : 199 - 209
  • [26] Temperature-Centric Reliability Analysis and Optimization of Electronic Systems Under Process Variation
    Ukhov, Ivan
    Eles, Petru
    Peng, Zebo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (11) : 2417 - 2430
  • [27] Assessment of Nano-Scale Muller C-elements Under Variability Based on a New Fault Model
    Raji, Mohsen
    Ghavami, Behnam
    Zarandi, Hamid R.
    Pedram, Hossein
    2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 121 - 126
  • [28] Fullband simulation of nano-scale MOSFETs based on a non-equilibrium Green's function method
    Fitriawan, Helmy
    Ogawa, Matsuto
    Souma, Satofumi
    Miyoshi, Tanroku
    IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (01) : 105 - 109
  • [29] Quasi-Ballistic Transport in Nano-Scale Devices: Boundary Layer, Potential Fluctuation, and Coulomb Interaction
    Sano, Nobuyuki
    Karasawa, Takahiko
    TECHNOLOGY EVOLUTION FOR SILICON NANO-ELECTRONICS, 2011, 470 : 207 - 213
  • [30] Semi-Analytical Estimation of Intra-Die Variations of Analog Performances of Nano-scale nMOS Transistor
    Sengupta, Sarmista
    Pandit, Soumya
    16TH INTERNATIONAL WORKSHOP ON PHYSICS OF SEMICONDUCTOR DEVICES, 2012, 8549