Optimization and process variation analysis of nano-scale transistors

被引:0
|
作者
Mamaluy, Denis [1 ]
Khan, Hasanur R. [1 ]
机构
[1] Arizona State Univ, Dept Elect Engn, Tempe, AZ 85287 USA
来源
PROCEEDINGS OF THE 12TH WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS: NEW ASPECTS OF CIRCUITS | 2008年
关键词
nano-device; FinFET; process variation; quantum transport; switching speed; cut-off frequency;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
We utilize fully self-consistent quantum mechanical simulator based on Contact Block Reduction (CBR) method [I] to optimize 10 nm FinFET device to meet ITRS requirements for High Performance (HP) Double-Gate (DG) devices. Fin width, gate oxide thickness, and doping profile are chosen to reflect realistic values and to boost on-current while keeping the total leakage within reasonable limits. We find that the device on-current approaching the value projected by ITRS for HP devices can be obtained using conventional (SI) channel. Our simulation results also show that quantum nature of transport in ultra small devices significantly enhances the intrinsic switching speed of the device. Large and small signal analyses have been performed to extract device capacitances. Sensitivity of device performance to the process variation at room temperature has been investigated.
引用
收藏
页码:238 / +
页数:3
相关论文
共 50 条
  • [1] Scattering in a nano-scale MOSFET: A quantum transport analysis
    Chen, WQ
    Register, LF
    Banerjee, SK
    2003 THIRD IEEE CONFERENCE ON NANOTECHNOLOGY, VOLS ONE AND TWO, PROCEEDINGS, 2003, : 32 - 35
  • [2] Considerations and Optimization of Measurement Accuracy of Capacitance in Nano-Scale CMOS Technology
    Cao, Si Han
    Yu, Xiao Peng
    Pan, Yun
    Shi, Zheng
    Hu, Chang Hui
    NANOSCIENCE AND NANOTECHNOLOGY LETTERS, 2012, 4 (09) : 924 - 929
  • [3] Analysis of Temperature Effect in Quadruple Gate Nano-scale FinFET
    Ho Le Minh Toan
    Sruti Suvadarsini Singh
    Subir Kumar Maity
    Silicon, 2021, 13 : 2077 - 2087
  • [4] Analysis of Temperature Effect in Quadruple Gate Nano-scale FinFET
    Toan, Ho Le Minh
    Singh, Sruti Suvadarsini
    Maity, Subir Kumar
    SILICON, 2021, 13 (07) : 2077 - 2087
  • [5] Theoretical bases of nano-scale devices
    Tsukada, M
    Tagami, K
    Hirose, K
    Kobayashi, N
    CAOL 2005: PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON ADVANCED OPTOELECTRONICS AND LASERS, VOL 2, 2005, : 8 - 14
  • [6] Realization and characterization of nano-scale FinFET devices
    Kretz, J
    Dreeskornfeld, L
    Schröter, R
    Landgraf, E
    Hofmann, F
    Rösner, W
    MICROELECTRONIC ENGINEERING, 2004, 73-4 : 803 - 808
  • [7] Process Variation Analysis and Optimization of a FinFET-Based VCO
    Yanambaka, Venkata P.
    Mohanty, Saraju P.
    Kougianos, Elias
    Ghai, Dhruva
    Ghai, Garima
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2017, 30 (02) : 126 - 134
  • [8] Design and Optimization of a Milli-Meter Wave Amplifier Using Nano-Scale CMOS Devices
    Xu, Wen Lin
    Yu, Xiao Peng
    Lim, Wei Meng
    Yeo, Kiat Seng
    NANOSCIENCE AND NANOTECHNOLOGY LETTERS, 2014, 6 (09) : 805 - 811
  • [9] A Survey on Nano-Scale Double Gate CMOS Transistor
    Dadoria, Ajay Kumar
    Khare, Kavita
    Gupta, Traun K.
    Singh, R. P.
    ADVANCED SCIENCE LETTERS, 2015, 21 (09) : 2830 - 2832
  • [10] Nano-scale optical guidance and control in finfet like structure
    Kiran, Sai
    Mishra, Rahul Dev
    Kumar, Santosh
    Jogi, Aditya
    Singh, Lalit
    Kumar, Mukesh
    OPTICAL AND QUANTUM ELECTRONICS, 2023, 55 (09)