Coding schemes for chip-to-chip interconnect applications

被引:6
|
作者
Farzan, Kamran [1 ]
Johns, David A.
机构
[1] Snowbush Microelect, Toronto, ON M5G 1Y8, Canada
[2] Univ Toronto, Edward S Rogers Sr Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
chip-to-chip communications; coding; high speed; power efficient; signaling scheme;
D O I
10.1109/TVLSI.2006.874369
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Increasing demand for high-speed interchip interconnects requires faster links that consume less power. The Shannon limit for the capacity of these links is at least an order of magnitude higher than the data rate of the current state-of-the-art designs. Channel coding can be used to approach the theoretical Shannon limit. Although there are numerous capacity-approaching codes in the literature, the complexity of these codes prohibits their use in high-speed interchip applications. This work studies several suitable coding schemes for chip-to-chip communication and back-plane application. These coding schemes achieve 3-dB coding gain in the case of an additive white Gaussian noise (AWGN) model for the channel. In addition, a more realistic model for the channel is developed here that takes into account the effect of crosstalk, jitter, reflection, inter-symbol interference (ISI), and AWGN. Interestingly, the proposed signaling schemes are significantly less sensitive to such interference. Simulation results show coding gains of 5-8 dB for these methods with three typical channel models. In addition, low-complexity decoding architectures for implementation of these schemes are presented. Finally, circuit simulation results confirm that the high-speed implementations of these methods are feasible.
引用
收藏
页码:393 / 406
页数:14
相关论文
共 50 条
  • [21] A Fully Integrated Broadband Sub-mmWave Chip-to-Chip Interconnect
    Holloway, Jack W.
    Boglione, Luciano
    Hancock, Timothy M.
    Han, Ruonan
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2017, 65 (07) : 2373 - 2386
  • [22] Differential bondwire interface for chip-to-chip and chip-to-antenna interconnect above 200 GHz
    Hebeler, Joachim
    Steinweg, Luca
    Zwick, Thomas
    2022 52ND EUROPEAN MICROWAVE CONFERENCE (EUMC), 2022, : 306 - 309
  • [23] Low-cost 10 Gb/s Chip-to-chip Optical Interconnect
    Hashim, Aeffendi
    Bamiedakis, Nikos
    Penty, Richard V.
    White, Ian H.
    2010 36TH EUROPEAN CONFERENCE AND EXHIBITION ON OPTICAL COMMUNICATION (ECOC), VOLS 1 AND 2, 2010,
  • [24] Optical and electrical interconnect partition length based on chip-to-chip bandwidth maximization
    Naeemi, A
    Xu, JP
    Mule, AV
    Gaylord, TK
    Meindl, JD
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2004, 16 (04) : 1221 - 1223
  • [25] Controlled Impedance Chip-to-Chip Interconnect Using Coplanar Wire Bond Structures
    Harkness, Samuel
    Meirhofer, Jeffrey
    LaMeres, Brock J.
    2008 IEEE-EPEP ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2008, : 249 - 252
  • [26] Towards Dielectric Chip-to-Chip Interconnects for THz Applications
    Bader, Tobias
    Gold, Gerald
    2024 IEEE WIRELESS AND MICROWAVE TECHNOLOGY CONFERENCE, WAMICON, 2024,
  • [27] On-chip interconnect schemes for reconfigurable system-on-chip
    Lee, AS
    Bergmann, NW
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING, 2004, 5274 : 442 - 453
  • [28] Differential Bondwire Interface for Chip-to-Chip and Chip-to-Antenna Interconnect Above 200GHz
    Hebeler, Joachim
    Steinweg, Luca
    Zwick, Thomas
    2022 52ND EUROPEAN MICROWAVE CONFERENCE (EUMC), 2022,
  • [29] Differential Bondwire Interface for Chip-to-Chip and Chip-to-Antenna Interconnect Above 200GHz
    Hebeler, Joachim
    Steinweg, Luca
    Zwick, Thomas
    2022 52ND EUROPEAN MICROWAVE CONFERENCE (EUMC), 2022,
  • [30] A Silicon Metamaterial Chip-to-Chip Coupler for Photonic Flip-Chip Applications
    Barwicz, Tymon
    Kamlapurkar, Swetha
    Martin, Yves
    Bruce, Robert L.
    Engelmann, Sebastian
    2017 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2017,