Discrete Buffer and Wire Sizing for Link-based Non-tree Clock Networks

被引:0
|
作者
Samanta, Rupak [1 ]
Hu, Jiang [1 ]
Li, Peng [1 ]
机构
[1] Texas A&M Univ, Dept Elect & Comp Engn, College Stn, TX 77843 USA
来源
ISPD'08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN | 2008年
关键词
Buffer; Wire; SVM; Non-tree; Clock;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Clock network is a vulnerable victim of variations as well a's a main power consumer in many integrated circuits. Recently, link-based non-tree clock network attracts people's attention due to its appealing tradeoff between variation tolerance and power overhead. In this work, We investigate how to optimize such clock networks through buffer and wire sizing. A two-stage hybrid optimization approach is proposed. It considers the realistic constraint of discrete buffer/wire sizes and is based on accurate delay models. In order to provide reliable and efficient guidance for the optimization, we suggest to apply SVM (Support Vector Machine) based machine learning as a surrogate for expensive circuit-level simulation. Experimental results on benchmark circuits show that our sizing method can reduce clock skew by 43% on average with very small increase on power dissipation.
引用
收藏
页码:175 / 181
页数:7
相关论文
共 50 条
  • [1] Discrete Buffer and Wire Sizing for Link-Based Non-Tree Clock Networks
    Samanta, Rupak
    Hu, Jiang
    Li, Peng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (07) : 1025 - 1035
  • [2] Wire sizing for non-tree topology
    Li, Zhuo
    Zhou, Ying
    Shi, Weiping
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (05) : 872 - 880
  • [3] Width-Constrained Wire Sizing for Non-Tree Interconnections
    Chen, Zhi-Wei
    Yan, Jin-Tai
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2586 - 2589
  • [4] Optimal wire and transistor sizing for circuits with non-tree topology
    Vandenberghe, L
    Boyd, S
    ElGamal, A
    1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 252 - 259
  • [5] Zero skew clock-tree optimization with buffer insertion/sizing and wire sizing
    Tsai, JL
    Chen, TH
    Chen, CCP
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (04) : 565 - 572
  • [6] Clock buffer and wire sizing using sequential programming
    Guthaus, Matthew R.
    Sylvester, Dennis
    Brown, Richard B.
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 1041 - +
  • [7] Simultaneous buffer-sizing and wire-sizing for clock trees based on Lagrangian relaxation
    Lee, YM
    Chen, CCP
    Chang, YW
    Wong, DF
    VLSI DESIGN, 2002, 15 (03) : 587 - 594
  • [8] Fast and Accurate Wire Timing Estimation on Tree and Non-Tree Net Structures
    Cheng, Hsien-Han
    Jiang, Iris Hui-Ru
    Ou, Oscar
    PROCEEDINGS OF THE 2020 57TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2020,
  • [9] An Efficient Non-Tree Clock Routing Algorithm for Reducing Delay Uncertainty
    Zamani, Morteza Saheb
    Taajobian, Maryam
    Saeedi, Mehdi
    11TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN - ARCHITECTURES, METHODS AND TOOLS : DSD 2008, PROCEEDINGS, 2008, : 558 - 565
  • [10] Iterative convergence of optimal wire sizing and available buffer insertion for zero-skew clock tree optimization
    Yan, JT
    Wu, CW
    Lin, KP
    Lee, YC
    Wang, TY
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 529 - 532