Repeater stage timing analysis for VLSI resistive interconnects

被引:1
|
作者
Chandel, Rajeevan [1 ]
Sarkar, S.
Agarwal, R. P.
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Hamirpur, India
[2] MITS, Engn & Technol, Sikar, India
[3] Indian Inst Technol, Roorkee, Uttar Pradesh, India
关键词
low voltage; power transistors;
D O I
10.1108/13565360610680721
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Purpose - In this paper output voltage waveform of CMOS repeater driven VLSI long interconnects is analysed, for deep submicron technologies. Ramp inputs are considered in the analysis as these are more practical than step inputs. Design/methodology/approach - Analytical models are developed for the time dependence of output voltage of repeater driven interconnect loads for rising as well as falling ramp input signals. The interconnect is modelled as a resistive-capacitive load. Various operating regions of the MOSFETs are considered in the models. Method has also been given for determining the time at which MOSFET transits from saturation to linear region. Findings - A good agreement between the analytical and SPICE results is obtained, with analytical error 3 per cent at the most. The models developed work accurately for scaled-supply voltages too. For a repeater loaded interconnect the variation of 90 per cent delay with number of repeaters at different supply voltages has also been determined by the proposed model. It is found that the optimum number of repeaters decreases with voltage-scaling and this decrease is technology independent. Research limitations/implications - The parasitic inductance component in long interconnects is not considered in this analysis. Practical implications - The work is useful for timing analysis of repeater driven resistive interconnects. Originality/value - A very concise analytical approach for a CMOS repeater stage timing analysis is developed.
引用
收藏
页码:19 / 25
页数:7
相关论文
共 50 条
  • [41] Simulation and analysis of inductive impact on VLSI interconnects in the presence of process variations
    Qi, XN
    Lo, SC
    Luo, YS
    Gyure, A
    Shahram, M
    Singhal, K
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 309 - 312
  • [42] Study and Performance Analysis of Carbon Nanotubes (CNTs) as a Global VLSI Interconnects
    Kavi, Kavindra Kumar
    ADVANCES IN VLSI, COMMUNICATION, AND SIGNAL PROCESSING, 2020, 587 : 605 - 615
  • [43] Delay and slew analysis of VLSI interconnects using difference model approach
    Ravindra, J. V. R.
    Srinivas, M. B.
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 1055 - 1057
  • [44] TIMING ANALYSIS AND PERFORMANCE IMPROVEMENT OF MOS VLSI DESIGNS
    JOUPPI, NP
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (04) : 650 - 665
  • [45] Coding for minimizing energy in VLSI interconnects
    Sainarayanan, K. S.
    Ravindra, J. V. R.
    Nath, Kiran T.
    Srinivas, M. B.
    2006 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 166 - +
  • [46] A timing analysis tool for VLSI CMOS synchronous circuits
    Uebel, LF
    Bampi, S
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 516 - 519
  • [47] Estimation of power distribution in VLSI interconnects
    Shin, Y
    Sakurai, T
    ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, : 370 - 375
  • [48] Regeneration techniques for RLC VLSI interconnects
    Awwad, FR
    Nekili, M
    ICM 2001: 13TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2001, : 209 - 212
  • [49] Shape effect on electromigration in VLSI interconnects
    Gonzalez, JL
    Rubio, A
    MICROELECTRONICS RELIABILITY, 1997, 37 (07) : 1073 - 1078
  • [50] Current calculation on VLSI signal interconnects
    Shao, MZ
    Gao, YX
    Yuan, LP
    Chen, HM
    Wong, MDF
    6th International Symposium on Quality Electronic Design, Proceedings, 2005, : 580 - 585