Repeater stage timing analysis for VLSI resistive interconnects

被引:1
|
作者
Chandel, Rajeevan [1 ]
Sarkar, S.
Agarwal, R. P.
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Hamirpur, India
[2] MITS, Engn & Technol, Sikar, India
[3] Indian Inst Technol, Roorkee, Uttar Pradesh, India
关键词
low voltage; power transistors;
D O I
10.1108/13565360610680721
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Purpose - In this paper output voltage waveform of CMOS repeater driven VLSI long interconnects is analysed, for deep submicron technologies. Ramp inputs are considered in the analysis as these are more practical than step inputs. Design/methodology/approach - Analytical models are developed for the time dependence of output voltage of repeater driven interconnect loads for rising as well as falling ramp input signals. The interconnect is modelled as a resistive-capacitive load. Various operating regions of the MOSFETs are considered in the models. Method has also been given for determining the time at which MOSFET transits from saturation to linear region. Findings - A good agreement between the analytical and SPICE results is obtained, with analytical error 3 per cent at the most. The models developed work accurately for scaled-supply voltages too. For a repeater loaded interconnect the variation of 90 per cent delay with number of repeaters at different supply voltages has also been determined by the proposed model. It is found that the optimum number of repeaters decreases with voltage-scaling and this decrease is technology independent. Research limitations/implications - The parasitic inductance component in long interconnects is not considered in this analysis. Practical implications - The work is useful for timing analysis of repeater driven resistive interconnects. Originality/value - A very concise analytical approach for a CMOS repeater stage timing analysis is developed.
引用
收藏
页码:19 / 25
页数:7
相关论文
共 50 条
  • [31] Repeater insertion to minimise delay in coupled interconnects
    Pamunuwa, D
    Tenhunen, H
    VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 513 - 517
  • [32] HOLOGRAPHIC OPTICAL INTERCONNECTS FOR VLSI
    BERGMAN, LA
    WU, WH
    JOHNSTON, AR
    NIXON, R
    ESENER, SC
    GUEST, CC
    YU, P
    DRABIK, TJ
    FELDMAN, M
    LEE, SH
    OPTICAL ENGINEERING, 1986, 25 (10) : 1109 - 1118
  • [33] Fast simulation of VLSI interconnects
    Jain, J
    Koh, CK
    Balakrishnan, V
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 93 - 98
  • [34] An Unconditionally Stable FDTD Model for Crosstalk Analysis of VLSI Interconnects
    Kumar, Vobulapuram Ramesh
    Alam, Arsalan
    Kaushik, Brajesh Kumar
    Patnaik, Amalendu
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2015, 5 (12): : 1810 - 1817
  • [35] Online Self-Checking and Correction for Crosstalk-Induced Timing Errors on VLSI Interconnects
    Lai, Ping-Liang
    Huang, Der-Chen
    2012 IEEE 15TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2012, : 294 - 299
  • [36] Semi-analytic approach for modeling and analysis of VLSI interconnects
    Ymeri, H
    Nauwelaers, B
    Maex, K
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 40 (02) : 277 - 282
  • [37] DEPOSITION PROCESSES AND VLSI INTERCONNECTS
    WAITS, RK
    SOLID STATE TECHNOLOGY, 1982, 25 (12) : 53 - 53
  • [38] TRANSIENT ANALYSIS OF DISPERSIVE VLSI INTERCONNECTS TERMINATED IN NONLINEAR LOADS
    WANG, R
    WING, O
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (10) : 1258 - 1277
  • [39] TIMING ANALYSIS FOR DCFL/SDCFL VLSI CIRCUITS
    GOMEZ, L
    HERNANDEZ, A
    NUNEZ, A
    MICROPROCESSING AND MICROPROGRAMMING, 1993, 38 (1-5): : 511 - 518
  • [40] Analysis of the Extra Delay on Interconnects Caused by Resistive Opens and Shorts
    Maqueda, Pablo
    Rius, Josep
    2009 15TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, 2009, : 208 - 209