Repeater stage timing analysis for VLSI resistive interconnects

被引:1
|
作者
Chandel, Rajeevan [1 ]
Sarkar, S.
Agarwal, R. P.
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Hamirpur, India
[2] MITS, Engn & Technol, Sikar, India
[3] Indian Inst Technol, Roorkee, Uttar Pradesh, India
关键词
low voltage; power transistors;
D O I
10.1108/13565360610680721
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Purpose - In this paper output voltage waveform of CMOS repeater driven VLSI long interconnects is analysed, for deep submicron technologies. Ramp inputs are considered in the analysis as these are more practical than step inputs. Design/methodology/approach - Analytical models are developed for the time dependence of output voltage of repeater driven interconnect loads for rising as well as falling ramp input signals. The interconnect is modelled as a resistive-capacitive load. Various operating regions of the MOSFETs are considered in the models. Method has also been given for determining the time at which MOSFET transits from saturation to linear region. Findings - A good agreement between the analytical and SPICE results is obtained, with analytical error 3 per cent at the most. The models developed work accurately for scaled-supply voltages too. For a repeater loaded interconnect the variation of 90 per cent delay with number of repeaters at different supply voltages has also been determined by the proposed model. It is found that the optimum number of repeaters decreases with voltage-scaling and this decrease is technology independent. Research limitations/implications - The parasitic inductance component in long interconnects is not considered in this analysis. Practical implications - The work is useful for timing analysis of repeater driven resistive interconnects. Originality/value - A very concise analytical approach for a CMOS repeater stage timing analysis is developed.
引用
收藏
页码:19 / 25
页数:7
相关论文
共 50 条
  • [21] TIMING ANALYSIS OF MOS VLSI CIRCUITS
    WEI, YP
    VLSI SYSTEMS DESIGN, 1987, 8 (09): : 52 - +
  • [22] Crosstalk analysis of coupled MLGNR interconnects with different types of repeater insertion
    Kaur, Manjit
    Gupta, Neena
    Singh, Arun K.
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 67 : 18 - 27
  • [23] On VLSI Statistical Timing Analysis and Optimization
    Liu, Bao
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 718 - 721
  • [24] Performance analysis of carbon nanotube interconnects for VLSI applications
    Srivastava, N
    Banerjee, K
    ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 383 - 390
  • [25] Carbon nanotube based VLSI interconnects: Analysis and design
    Kaushik, Brajesh Kumar
    Majumder, Manoj Kumar
    SpringerBriefs in Applied Sciences and Technology, 2015, 0 (9788132220466):
  • [26] ACCURACY MANAGEMENT FOR VLSI TIMING ANALYSIS
    ZUKOWSKI, C
    DARE, G
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 2027 - 2031
  • [27] RELIANT - A RELIABILITY-ANALYSIS TOOL FOR VLSI INTERCONNECTS
    FROST, DF
    POOLE, KF
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (02) : 458 - 462
  • [28] Crosstalk Analysis in CNT Bundle Interconnects for VLSI Application
    Rai, Mayank Kumar
    Khanna, Rajesh
    Sarkar, Sankar
    IEEJ TRANSACTIONS ON ELECTRICAL AND ELECTRONIC ENGINEERING, 2014, 9 (04) : 391 - 397
  • [29] A methodology for optimal repeater insertion in pipelined interconnects
    Cocchini, P
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (12) : 1613 - 1624
  • [30] Timing and Stability Analysis of Carbon Nanotube Interconnects
    Kumar, Mekala Girish
    Chandel, Rajeevan
    Agrawal, Yash
    2015 IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS, 2015, : 308 - 313