Algorithms Based on All-Digital Phase-Locked Loop for Fast-locking and spur Free

被引:0
|
作者
Xu, Wei [1 ]
Li, Wei [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
来源
PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON) | 2015年
关键词
SYNTHESIZER; ADPLL;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Settling time and spur of phase-locked loop (PLL) are important issues in wireless communication systems and worth to be studied. In order to reduce settling time and mitigate spurs in all-digital PLL, some algorithms are presented. The proposed fast-locking algorithm adopts optimized AFC (automatic frequency control) technique with dynamic bandwidth method that doesn't need to calibrate circuits compared to conventional OTW (oscillator turning word) estimating method. A Multi-bits LSB Dithering module is proposed to further suppress fractional spur caused by SDM (sigma-delta modulator) periodic output. A DEM module is applied to weaken the nonlinearity resulted from varactor mismatch and therefore improve the spur performance. Simulation results show that the improvement of settling time is about 27%similar to 72% compared to the ADPLL without fast-locking algorithms. The spur free algorithms are also verified.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Fractional Spur Suppression in All-Digital Phase-Locked Loops
    Chen, Peng
    Huang, XiongChuan
    Staszewski, Robert Bogdan
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2565 - 2568
  • [22] BINARY QUANTIZED ALL-DIGITAL PHASE-LOCKED LOOP
    YUKAWA, J
    MORI, S
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1973, 56 (12): : 21 - 28
  • [23] Phase-domain all-digital phase-locked loop
    Staszewski, RB
    Balsara, PT
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (03) : 159 - 163
  • [24] A Novel All-Digital Phase-Locked Loop With Ultra Fast Frequency and Phase Acquisition
    Zhao, Jun
    Kim, Yong-Bin
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 487 - 490
  • [25] Direct Digital Synthesis-Based All-Digital Phase-Locked Loop
    Vezant, Benoit
    Mansuy, Cedric
    Bui, Hung Tien
    Boyer, Francois-Raymond
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 49 - +
  • [26] A New All-Digital Phase-Locked Loop Based on Single CPLD
    Shen, Weicong
    Zhang, Fan
    PROCEEDINGS OF 2016 8TH IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION SOFTWARE AND NETWORKS (ICCSN 2016), 2016, : 307 - 310
  • [27] An FPGA-Based Linear All-Digital Phase-Locked Loop
    Kumm, Martin
    Klingbeil, Harald
    Zipf, Peter
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (09) : 2487 - 2497
  • [28] Adaptive Spur Cancellation Technique in All-Digital Phase-Locked Loops
    Avivi, Rotem
    Kerner, Michael
    Shumaker, Evgeny
    Li Puma, Giuseppe
    Sela, Tami
    Sofer, Lidor
    Horovitz, Gil
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (11) : 1292 - 1296
  • [29] A wide-range and fast-locking all-digital cycle-controlled delay-locked loop
    Chang, HH
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) : 661 - 670
  • [30] Frequency presetting and phase error detection technique for fast-locking phase-locked loop
    Kao, Shao-Ku
    MICROELECTRONICS JOURNAL, 2014, 45 (04) : 375 - 381