Cluster-based test architecture design for system-on-chip

被引:35
作者
Goel, SK [1 ]
Marinissen, EJ [1 ]
机构
[1] Philips Res Labs, IC Design, Digital Design & Test, NL-5656 AA Eindhoven, Netherlands
来源
20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS | 2002年
关键词
D O I
10.1109/VTS.2002.1011147
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A test architecture for an SOC consists of a number of Test Access Mechanisms that connect to wrapped cores. This paper presents a new test architecture, named the TestRail Architecture, that is a hybrid form of the known Daisychain and Distribution Architectures. An important characteristic of the TestRail Architecture is that it allows for efficient testing of both the cores as well as the core-external circuitry. We present two alternative optimization algorithms for the TestRail Architecture, that minimize the total core-internal test time of the cores in the SOC. These algorithms handle both cores with fixed-length and flexible-length scan chains. Experimental results on three industrial benchmark SOCs show that, compared to previous publications, we obtain comparable or better test times at drastically reduced compute times.
引用
收藏
页码:259 / 264
页数:6
相关论文
共 12 条
  • [1] Scan chain design for test time reduction in core-based ICs
    Aerts, J
    Marinissen, EJ
    [J]. INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 448 - 457
  • [2] Chakrabarty K., 2000, Proceedings 18th IEEE VLSI Test Symposium, P127, DOI 10.1109/VTEST.2000.843836
  • [3] Design of system-on-a-chip test access architectures under place-and-route and power constraints
    Chakrabarty, K
    [J]. 37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 432 - 437
  • [4] GOEL SK, 2001, IEEE INT WORKSH TEST
  • [5] IYENGAR V, 2002, P DES AUT TEST EUR D
  • [6] KRISHNENDU VI, 2002, J ELECTRON TEST, V18, P211
  • [7] Wrapper design for embedded core test
    Marinissen, EJ
    Goel, SK
    Lousberg, M
    [J]. INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 911 - 920
  • [8] Marinissen EJ, 2000, INT TEST CONF P, P770, DOI 10.1109/TEST.2000.894273
  • [9] Challenges in testing core-based system ICs
    Marinissen, EJ
    Zorian, Y
    [J]. IEEE COMMUNICATIONS MAGAZINE, 1999, 37 (06) : 104 - 109
  • [10] MARINISSEN EJ, ITC 02 SOC TEST BENC