共 12 条
- [1] Scan chain design for test time reduction in core-based ICs [J]. INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 448 - 457
- [2] Chakrabarty K., 2000, Proceedings 18th IEEE VLSI Test Symposium, P127, DOI 10.1109/VTEST.2000.843836
- [3] Design of system-on-a-chip test access architectures under place-and-route and power constraints [J]. 37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 432 - 437
- [4] GOEL SK, 2001, IEEE INT WORKSH TEST
- [5] IYENGAR V, 2002, P DES AUT TEST EUR D
- [6] KRISHNENDU VI, 2002, J ELECTRON TEST, V18, P211
- [7] Wrapper design for embedded core test [J]. INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 911 - 920
- [8] Marinissen EJ, 2000, INT TEST CONF P, P770, DOI 10.1109/TEST.2000.894273
- [9] Challenges in testing core-based system ICs [J]. IEEE COMMUNICATIONS MAGAZINE, 1999, 37 (06) : 104 - 109
- [10] MARINISSEN EJ, ITC 02 SOC TEST BENC