共 50 条
- [31] Application of CMO resist model to OPC and verification OPTICAL MICROLITHOGRAPHY XIX, PTS 1-3, 2006, 6154 : U2128 - U2134
- [32] Optimized hardware and software for fast, full chip simulation Optical Microlithography XVIII, Pts 1-3, 2005, 5754 : 407 - 414
- [33] SVM based layout retargeting for fast and regularized inverse lithography JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS, 2014, 15 (05): : 390 - 400
- [34] OPC model building for EUV lithography INTERNATIONAL CONFERENCE ON EXTREME ULTRAVIOLET LITHOGRAPHY 2019, 2019, 11147
- [35] 3D Resist Profile Full Chip Verification and Hot Spot Disposition OPTICAL MICROLITHOGRAPHY XXVI, 2013, 8683
- [36] Optical Lithography Simulation with Focus Variation using Wavelet Transform 23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 387 - 392
- [37] Compensation of resist trim process and poly gate plasma microloading effect for lithography process window and CD uniformity improvement METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XVI, PTS 1 & 2, 2002, 4689 : 1007 - 1016
- [38] Hopkins vs. Abbe, a lithography simulation matching study OPTICAL MICROLITHOGRAPHY XV, PTS 1 AND 2, 2002, 4691 : 1106 - 1117
- [40] Advances in full-chip three-dimensional resist modeling for low k1 EUV and DUV lithography DTCO AND COMPUTATIONAL PATTERNING III, 2024, 12954