Compact Modeling and Short-Channel Effects of Nanowire MOS Transistors (Invited)

被引:0
作者
Wong, Hei [1 ]
机构
[1] City Univ Hong Kong, Dept Elect Engn, Kowloon, Tat Chee Ave, Hong Kong, Peoples R China
来源
PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018) | 2018年
关键词
Nanowire transistor; short-channel effects; quantum confinement; subband energy levels; CARRIER-TRANSPORT; DRAIN CURRENT; GATE MOSFET; PHYSICS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
It is expected that the next device structure evolution will be the Silicon-on-Nothing (SON) Gate-All-Around (GAA) nanowire structure. In principle, the nanowire transistor should have even better scalability than the FinFET used in the state-of-the-art CMOS technology because of its fewer parasitic components on substrate and better gate electrostatics control as gate area is extended from three sides to the whole circumference. In addition, ballistic charge transport may also be possible with the ultra-short gate length. This work reports the attempt of modeling silicon GAA nanowire transistors b) considering the ballistic transport and with some effective measures for accounting the subband energy level quantization under some specific surface potential profiles approximations. Good agreements with the simulation results were obtained. In particular, for the subthreshold characteristics obtained from the model, it indicates that short-channel effects will become significant again in the nanowire transistor because of the source subband energy reduction induced by the drain bias. Considering the limit of nanowire size scaling which made length-to-radius ratio not to be larger enough and the non-ideal effects such as surface scattering and gate leakage, it seems that the benefits of replacing FinFET with nanowire GAA transistor may not be that large and there is no much more generations for further scaling.
引用
收藏
页码:7 / 10
页数:4
相关论文
共 23 条
[1]   Pseudo-Two-Dimensional Model for Double-Gate Tunnel FETs Considering the Junctions Depletion Regions [J].
Bardon, Marie Garcia ;
Neves, Herc P. ;
Puers, Robert ;
Van Hoof, Chris .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (04) :827-834
[2]   A unified short-channel compact model for cylindrical surrounding-gate MOSFET [J].
Cousin, Bastien ;
Reyboz, Marina ;
Rozeau, Olivier ;
Jaud, Marie-Anne ;
Ernst, Thomas ;
Jomaah, Jalal .
SOLID-STATE ELECTRONICS, 2011, 56 (01) :40-46
[3]  
Hisamoto D., IEEE T ELECT DEVICES, V47, P2320
[4]   A Unified Carrier-Transport Model for the Nanoscale Surrounding-Gate MOSFET Comprising Quantum-Mechanical Effects [J].
Hu, Guangxi ;
Gu, Jinglun ;
Hu, Shuyan ;
Ding, Ying ;
Liu, Ran ;
Tang, Ting-Ao .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (07) :1830-1836
[5]   CONDUCTANCE FROM TRANSMISSION - COMMON-SENSE POINTS [J].
LANDAUER, R .
PHYSICA SCRIPTA, 1992, T42 :110-114
[6]   Essential physics of carrier transport in nanoscale MOSFETs [J].
Lundstrom, M ;
Ren, ZB .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (01) :133-141
[7]   The tunnel source (PNPN) n-MOSFET: A novel high performance transistor [J].
Nagavarapu, Venkatagirish ;
Jhaveri, Ritesh ;
Woo, Jason C. S. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (04) :1013-1019
[8]  
NATORI K, 1994, APPL PHYS, V76, P4879
[9]   EFFECTS OF DIFFUSION CURRENT ON CHARACTERISTICS OF METAL-OXIDE (INSULATOR)-SEMICONDUCTOR TRANSISTORS [J].
PAO, HC ;
SAH, CT .
SOLID-STATE ELECTRONICS, 1966, 9 (10) :927-+
[10]  
Sun Y, 2008, PROCEEDINGS OF FIRST INTERNATIONAL CONFERENCE OF MODELLING AND SIMULATION, VOL III, P341