A wide-range delay-locked loop with a fixed latency of one clock cycle

被引:114
|
作者
Chang, HH [1 ]
Lin, JW
Yang, CY
Liu, SI
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[3] Huafan Univ, Dept Elect Engn, Taipei 223, Taiwan
关键词
delay locked loops; latency; phase-locked loops; wide range;
D O I
10.1109/JSSC.2002.800922
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A delay-locked loop (DLL) with wide-range operation and fixed latency of one clock cycle is proposed. This DLL uses a phase selection circuit and a, start-controlled circuit to enlarge the operating frequency range and eliminate harmonic locking problems. Theoretically, the operating frequency range of the DLL can be from 1/(N x T-Dmax) to 1/(3T(Dmin)), where T-Dmin and T-Dmax are the minimum and maximum delay of a delay cell, respectively, and N is the number of delay cells used in the delay line. Fabricated in a 0.35-mum single-poly triple-metal CMOS process, the measurement results show that the proposed DLL can operate from 6 to 130 MHz, and the total delay time between input and output of this DLL is just one clock cycle. From the entire operating frequency range, the maximum rms jitter does not exceed 25 ps. The DLL occupies an active area of 880 mum x 515 mum and consumes a maximum power of 132 mW at 130 MHz.
引用
收藏
页码:1021 / 1027
页数:7
相关论文
共 50 条
  • [41] VERY WIDE-RANGE PHASE-LOCKED LOOP
    SMITH, DT
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 70 (02) : 443 - 445
  • [42] A 2V clock synchronizer using digital delay-locked loop
    Hwang, CS
    Chung, WC
    Wang, CY
    Tsao, HW
    Liu, SI
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 91 - 94
  • [43] A low jitter delay-locked loop with a realignment duty cycle corrector
    Li, L
    Chen, JHM
    Chang, RCH
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 75 - 76
  • [44] A wide frequency range delay-locked loop using multi-phase frequency detection technique
    Lee, KY
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (09) : 1900 - 1902
  • [45] DYNAMICS AND STABILITY OF A DELAY-LOCKED LOOP
    ESTES, LE
    ONEILL, EL
    IEEE TRANSACTIONS ON AUTOMATIC CONTROL, 1976, 21 (04) : 564 - 567
  • [46] A semidigital dual delay-locked loop
    Sidiropoulos, S
    Horowitz, MA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (11) : 1683 - 1692
  • [47] Delay-locked loop and it's applications
    Lu, Ping
    Zheng, Zengyu
    Ren, Junyan
    Guti Dianzixue Yanjiu Yu Jinzhan/Research and Progress of Solid State Electronics, 2005, 25 (01): : 81 - 88
  • [48] REDUCED COMPLEXITY DELAY-LOCKED LOOP
    WILDE, A
    ELECTRONICS LETTERS, 1995, 31 (23) : 1979 - 1980
  • [49] A Wide-Range and Harmonic-Free SAR All-Digital Delay Locked Loop
    Kuo, Ko-Chi
    Li, Sz-Hsien
    2015 15TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2015, : 197 - 200
  • [50] Clock-deskew buffer using a SAR-Controlled delay-locked loop
    Dehng, GK
    Hsu, JM
    Yang, CY
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (08) : 1128 - 1136