A wide-range delay-locked loop with a fixed latency of one clock cycle

被引:114
|
作者
Chang, HH [1 ]
Lin, JW
Yang, CY
Liu, SI
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[3] Huafan Univ, Dept Elect Engn, Taipei 223, Taiwan
关键词
delay locked loops; latency; phase-locked loops; wide range;
D O I
10.1109/JSSC.2002.800922
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A delay-locked loop (DLL) with wide-range operation and fixed latency of one clock cycle is proposed. This DLL uses a phase selection circuit and a, start-controlled circuit to enlarge the operating frequency range and eliminate harmonic locking problems. Theoretically, the operating frequency range of the DLL can be from 1/(N x T-Dmax) to 1/(3T(Dmin)), where T-Dmin and T-Dmax are the minimum and maximum delay of a delay cell, respectively, and N is the number of delay cells used in the delay line. Fabricated in a 0.35-mum single-poly triple-metal CMOS process, the measurement results show that the proposed DLL can operate from 6 to 130 MHz, and the total delay time between input and output of this DLL is just one clock cycle. From the entire operating frequency range, the maximum rms jitter does not exceed 25 ps. The DLL occupies an active area of 880 mum x 515 mum and consumes a maximum power of 132 mW at 130 MHz.
引用
收藏
页码:1021 / 1027
页数:7
相关论文
共 50 条
  • [31] Resynchronising delay-locked loop
    Wilde, A
    ELECTRONICS LETTERS, 1996, 32 (13) : 1172 - 1173
  • [32] The Generalized Delay-Locked Loop
    Wilde A.
    Wireless Personal Communications, 1998, 8 (2) : 113 - 130
  • [33] A Wide-Range All-Digital Delay-Locked Loop for Double Data Rate Synchronous Dynamic Random Access Memory Application
    Tsai, Chih-Wei
    Chiu, Yu-Ting
    Tu, Yo-Hao
    Cheng, Kuo-Hsing
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [34] A 155-MHZ CLOCK RECOVERY DELAY-LOCKED AND PHASE-LOCKED LOOP
    LEE, TH
    BULZACCHELLI, JF
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) : 1736 - 1746
  • [35] A Fast-Locking Wide-Range All-Digital Delay-Locked loop with a Starting SAR-Bit Prediction Mechanism
    Yao, Chia-Yu
    Ho, Yung-Hsiang
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [36] A wide tuning range, fractional multiplying delay-locked loop topology for frequency hopping applications
    Tajalli, A
    Torkzadeh, P
    Atarodi, M
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2006, 46 (03) : 203 - 214
  • [37] Delay-locked loop based frequency quadrupler with wide operating range and fast locking characteristics
    Wang, Yuan
    Liu, Yuequan
    Jiang, Mengyin
    Jia, Song
    Zhang, Xing
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1 - 4
  • [38] A Fast-Locking Wide-Range All-Digital Delay-Locked loop with a Starting SAR-Bit Prediction Mechanism
    Yao, Chia-Yu
    Ho, Yung-Hsiang
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [39] A Wide Tuning Range, Fractional Multiplying Delay-Locked Loop Topology for Frequency Hopping Applications
    Armin Tajalli
    Pooya Torkzadeh
    Mojtaba Atarodi
    Analog Integrated Circuits and Signal Processing, 2006, 46 : 203 - 214
  • [40] Delay-locked loop based clock and data recovery with wide operating range and low jitter in a 65-nm CMOS process
    Wang, Yuan
    Liu, Yuequan
    Jia, Song
    Zhang, Xing
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2017, 45 (06) : 851 - 858