A wide-range delay-locked loop with a fixed latency of one clock cycle

被引:114
|
作者
Chang, HH [1 ]
Lin, JW
Yang, CY
Liu, SI
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[3] Huafan Univ, Dept Elect Engn, Taipei 223, Taiwan
关键词
delay locked loops; latency; phase-locked loops; wide range;
D O I
10.1109/JSSC.2002.800922
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A delay-locked loop (DLL) with wide-range operation and fixed latency of one clock cycle is proposed. This DLL uses a phase selection circuit and a, start-controlled circuit to enlarge the operating frequency range and eliminate harmonic locking problems. Theoretically, the operating frequency range of the DLL can be from 1/(N x T-Dmax) to 1/(3T(Dmin)), where T-Dmin and T-Dmax are the minimum and maximum delay of a delay cell, respectively, and N is the number of delay cells used in the delay line. Fabricated in a 0.35-mum single-poly triple-metal CMOS process, the measurement results show that the proposed DLL can operate from 6 to 130 MHz, and the total delay time between input and output of this DLL is just one clock cycle. From the entire operating frequency range, the maximum rms jitter does not exceed 25 ps. The DLL occupies an active area of 880 mum x 515 mum and consumes a maximum power of 132 mW at 130 MHz.
引用
收藏
页码:1021 / 1027
页数:7
相关论文
共 50 条
  • [21] A Programmable Delay-Locked Loop Based Clock Multiplier
    Lee, Sungken
    Park, Geontae
    Kim, Hyungtak
    Kim, Jongsun
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 128 - 130
  • [22] A 250MHz-2GHz wide range delay-locked loop
    Kim, BG
    Kim, LS
    PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, : 139 - 142
  • [23] A Wide-Range All-Digital Delay-Locked Loop Using Fast-Lock Variable SAR Algorithm
    Chen, Wei-Cheng
    Yang, Rong-Jyi
    Yao, Chia-Yu
    Chen, Chao-Chyun
    IEEE INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS 2012), 2012,
  • [24] A Wide-Range, Low-Power, All-Digital Delay-Locked Loop With Cyclic Half-Delay-Line Architecture
    Wang, Jinn-Shyan
    Cheng, Chun-Yuan
    Chou, Pei-Yuan
    Yang, Tzu-Yi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (11) : 2635 - 2644
  • [25] A novel false lock detection technique for a wide frequency range delay-locked loop
    Aibara, Y
    Imaizumi, E
    Takagishi, H
    Matsuura, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (02) : 385 - 390
  • [26] A fractional delay-locked loop for on chip clock generation applications
    Torkzadeh, P.
    Tajalli, A.
    Atarodi, M.
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1300 - 1303
  • [27] A novel delay-locked loop based CMOS clock multiplier
    Birru, D
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1998, 44 (04) : 1319 - 1322
  • [28] A wide operating frequency range delay-locked loop using a recursive D/A converter
    Lim, Byong-Chan
    Jo, In-Joon
    Park, Dong-Soo
    Hong, Kuk-Tae
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 456 - +
  • [29] An all-analog multiphase delay-locked loop using a replica delay line for wide-range operation and low-jitter performance
    Moon, Y
    Choi, J
    Lee, K
    Jeong, DK
    Kim, MK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (03) : 377 - 384
  • [30] Resynchronising delay-locked loop
    DLR Oberpfaffenhofen, Wessling, Germany
    Electron Lett, 13 (1172-1173):