共 50 条
- [21] A Programmable Delay-Locked Loop Based Clock Multiplier 2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 128 - 130
- [22] A 250MHz-2GHz wide range delay-locked loop PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, : 139 - 142
- [23] A Wide-Range All-Digital Delay-Locked Loop Using Fast-Lock Variable SAR Algorithm IEEE INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS 2012), 2012,
- [26] A fractional delay-locked loop for on chip clock generation applications ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1300 - 1303
- [28] A wide operating frequency range delay-locked loop using a recursive D/A converter ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 456 - +