A wide-range delay-locked loop with a fixed latency of one clock cycle

被引:114
作者
Chang, HH [1 ]
Lin, JW
Yang, CY
Liu, SI
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[3] Huafan Univ, Dept Elect Engn, Taipei 223, Taiwan
关键词
delay locked loops; latency; phase-locked loops; wide range;
D O I
10.1109/JSSC.2002.800922
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A delay-locked loop (DLL) with wide-range operation and fixed latency of one clock cycle is proposed. This DLL uses a phase selection circuit and a, start-controlled circuit to enlarge the operating frequency range and eliminate harmonic locking problems. Theoretically, the operating frequency range of the DLL can be from 1/(N x T-Dmax) to 1/(3T(Dmin)), where T-Dmin and T-Dmax are the minimum and maximum delay of a delay cell, respectively, and N is the number of delay cells used in the delay line. Fabricated in a 0.35-mum single-poly triple-metal CMOS process, the measurement results show that the proposed DLL can operate from 6 to 130 MHz, and the total delay time between input and output of this DLL is just one clock cycle. From the entire operating frequency range, the maximum rms jitter does not exceed 25 ps. The DLL occupies an active area of 880 mum x 515 mum and consumes a maximum power of 132 mW at 130 MHz.
引用
收藏
页码:1021 / 1027
页数:7
相关论文
共 13 条
[1]   Multiple target clock distribution with arbitrary delay interconnects [J].
Aguiar, RL ;
Santos, DM .
ELECTRONICS LETTERS, 1998, 34 (22) :2119-2120
[2]  
BEST RE, 1998, PHASE LOCKED LOOPS T
[3]  
CHANDRAKASAN A, 2001, DESIGN HIGH PERFORMA, P240
[4]   CMOS DLL-based 2-V 3.2-ps jitter 1-GHz clock synthesizer and temperature-compensated tunable oscillator [J].
Foley, DJ ;
Flynn, MP .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) :417-423
[5]   CHARGE-PUMP PHASE-LOCK LOOPS [J].
GARDNER, FM .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1980, 28 (11) :1849-1858
[6]   A 64-Mbit, 640-MByte/s bidirectional data strobed, double-data-rate SDRAM with a 40-mW DLL for a 256-MByte memory system [J].
Kim, CH ;
Lee, JH ;
Lee, JB ;
Kim, BS ;
Park, CS ;
Lee, SB ;
Lee, SY ;
Park, CW ;
Roh, JG ;
Nam, HS ;
Kim, DG ;
Lee, DY ;
Jung, TS ;
Yoon, H ;
Cho, SI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (11) :1703-1710
[7]   A 960-Mb/s/pin interface for skew-tolerant bus using low jitter PLL [J].
Kim, S ;
Lee, K ;
Moon, Y ;
Jeong, DK ;
Choi, YH ;
Lim, HK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (05) :691-700
[8]   Low-jitter process-independent DLL and PLL based on self-biased techniques [J].
Maneatis, JG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (11) :1723-1732
[9]   An all-analog multiphase delay-locked loop using a replica delay line for wide-range operation and low-jitter performance [J].
Moon, Y ;
Choi, J ;
Lee, K ;
Jeong, DK ;
Kim, MK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (03) :377-384
[10]   A 66-400 MHz, adaptive-lock-mode DLL circuit with duty-cycle error correction [J].
Okuda, Y ;
Horiguchi, M ;
Nakagome, Y .
2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, :37-38