共 13 条
[2]
BEST RE, 1998, PHASE LOCKED LOOPS T
[3]
CHANDRAKASAN A, 2001, DESIGN HIGH PERFORMA, P240
[10]
A 66-400 MHz, adaptive-lock-mode DLL circuit with duty-cycle error correction
[J].
2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS,
2001,
:37-38