All-digital background calibration technique for timing mismatch of time-interleaved ADCs

被引:21
|
作者
Chen, Hongmei [1 ,2 ]
Pan, Yunsheng [1 ]
Yin, Yongsheng [1 ]
Lin, Fujiang [2 ]
机构
[1] Hefei Univ Technol, Inst VLSI Design, Hefei 230009, Peoples R China
[2] Univ Sci & Technol China, Dept Elect Sci & Technol, 443 Huangshan Rd, Hefei, Anhui, Peoples R China
关键词
Time-interleaved ADC; All digital calibration; Timing mismatch; Farrow filter;
D O I
10.1016/j.vlsi.2016.11.003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An all-digital background calibration technique for timing mismatch of Time-Interleaved ADCs (TIADCs) is presented. The timing mismatch is estimated by performing the correlation calculation of the outputs of sub channels in the background, and corrected by an improved fractional delay filter based on Farrow structure. The estimation and correction scheme consists of a feedback loop, which can track and correct the timing mismatch in real time. The proposed technique requires only one filter compared with the bank of adaptive filters which requires (M-1) filters in a M-channel TIADC. In case of a 8 bits four-channel TIADC system, the validity and effectiveness of the calibration algorithm are proved by simulation in MATLAB. The proposed architecture is further implemented and validated on the Altera FPGA board. The synthesized design consumes a few percentages of the hardware resources of the FPGA chip, and the synthesized results show that the calibration technique is effective to mitigate the effect of timing mismatch and enhances the dynamic performance of TIADC system.
引用
收藏
页码:45 / 51
页数:7
相关论文
共 50 条
  • [41] All-Digital Bandwidth Mismatch Calibration of TI-ADCs Based on Optimally Induced Minimization
    Tavares, Yang Azevedo
    Lee, Kang-Yoon
    Lee, Minjae
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (05) : 1175 - 1184
  • [42] On the Compensation of Timing Mismatch in Two-Channel Time-Interleaved ADCs: Strategies and a Novel Parallel Compensation Structure
    Wang, Yinan
    Johansson, Hakan
    Deng, Mingxin
    Li, Zhiwei
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2022, 70 : 2460 - 2475
  • [43] A Filter Bank Mismatch Calibration Technique for Frequency-Interleaved ADCs
    Qiu, Lei
    Zheng, Yuanjin
    Siek, Liter
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (11) : 3847 - 3862
  • [44] A Filter Bank Mismatch Calibration Technique for Frequency-Interleaved ADCs
    Lei Qiu
    Yuanjin Zheng
    Liter Siek
    Circuits, Systems, and Signal Processing, 2016, 35 : 3847 - 3862
  • [45] A time-interleaved ADC calibration technique for spectrum monitoring applications
    Baran, Dursun
    MICROELECTRONICS JOURNAL, 2022, 123
  • [46] Calibration of mismatch errors in time-interleaved A/D converter system
    Wang, H
    Lu, YX
    Wang, XG
    Liu, JJ
    Wan, YL
    ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 2, 2005, : 628 - 632
  • [47] A Background Extraction Technique for Bandwidth Mismatch Error in a Two-channel Time-Interleaved ADC
    Ghanem, Fatima
    Desgreys, Patricia
    Loumeau, Patrick
    Biallais, A.
    Gandy, Philippe
    2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 353 - 356
  • [48] Blind Calibration Method of Gain and Time-skew Mismatches in Time-interleaved ADCs
    Qiu, Yongtao
    Zhou, Jie
    Liu, Youjiang
    Cao, Tao
    2019 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY (ICMMT 2019), 2019,
  • [49] A Spectral-Correlation-Based Blind Calibration Method for Time-Interleaved ADCs
    Niu, Han
    Yuan, Jie
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (12) : 5007 - 5017
  • [50] A split-based fully digital feedforward background calibration technique for timing mismatch in TIADC
    Chen, Hongmei
    Yin, Yongsheng
    Liu, Tao
    Gan, Linhao
    Xiao, Rui
    Yan, Hui
    Deng, Honghui
    INTEGRATION-THE VLSI JOURNAL, 2020, 71 : 105 - 114