All-digital background calibration technique for timing mismatch of time-interleaved ADCs

被引:21
|
作者
Chen, Hongmei [1 ,2 ]
Pan, Yunsheng [1 ]
Yin, Yongsheng [1 ]
Lin, Fujiang [2 ]
机构
[1] Hefei Univ Technol, Inst VLSI Design, Hefei 230009, Peoples R China
[2] Univ Sci & Technol China, Dept Elect Sci & Technol, 443 Huangshan Rd, Hefei, Anhui, Peoples R China
关键词
Time-interleaved ADC; All digital calibration; Timing mismatch; Farrow filter;
D O I
10.1016/j.vlsi.2016.11.003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An all-digital background calibration technique for timing mismatch of Time-Interleaved ADCs (TIADCs) is presented. The timing mismatch is estimated by performing the correlation calculation of the outputs of sub channels in the background, and corrected by an improved fractional delay filter based on Farrow structure. The estimation and correction scheme consists of a feedback loop, which can track and correct the timing mismatch in real time. The proposed technique requires only one filter compared with the bank of adaptive filters which requires (M-1) filters in a M-channel TIADC. In case of a 8 bits four-channel TIADC system, the validity and effectiveness of the calibration algorithm are proved by simulation in MATLAB. The proposed architecture is further implemented and validated on the Altera FPGA board. The synthesized design consumes a few percentages of the hardware resources of the FPGA chip, and the synthesized results show that the calibration technique is effective to mitigate the effect of timing mismatch and enhances the dynamic performance of TIADC system.
引用
收藏
页码:45 / 51
页数:7
相关论文
共 50 条
  • [31] A foreground digital calibration algorithm for time-interleaved ADCs with low computational complexity
    Wang, Song
    Cheng, Xu
    Guo, Zi-Yu
    Han, Jun
    MICROELECTRONICS JOURNAL, 2023, 136
  • [32] Novel sampling timing background calibration for time-interleaved A/D converters
    Oshima, Takashi
    Takahashi, Tomomi
    Yamawaki, Taizo
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 361 - 364
  • [33] Fully digital background calibration of channel mismatches in time-interleaved ADCs using recursive least square algorithm
    Van-Phuc Hoang
    Van-Thanh Ta
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 130 (130)
  • [34] A new adaptive blind background calibration of gain and timing mismatch for a two-channel time-interleaved ADC
    Nassiri, Mohammad Issvand
    Rezvanyvardom, Mandi
    MICROELECTRONICS JOURNAL, 2018, 77 : 26 - 33
  • [35] A timing mismatch calibration method for time-interleaved ADC based on spectral characteristics
    College of Electronic Information and Control Engineering, Beijing University of Technology, Beijing
    100124, China
    Tien Tzu Hsueh Pao, 3 (587-590): : 587 - 590
  • [36] Digital Post-processing Techniques for Time-interleaved ADCs
    Chen H.
    Wang L.
    Wang J.
    Li J.
    Deng H.
    Meng X.
    Yin Y.
    IEIE Transactions on Smart Processing and Computing, 2022, 11 (06) : 462 - 473
  • [37] Comprehensive Background Calibration of Time-Interleaved Analog-to-Digital Converters
    Xu, Benwei
    Chiu, Yun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (05) : 1306 - 1314
  • [38] Novel Multi-Stage Feedback Technique for Time Skew Calibration in Time-Interleaved ADCs
    Hu, Min
    Yi, Pengxing
    Hao, Zhengxu
    Zhou, Zhitong
    IEEE ACCESS, 2024, 12 : 188940 - 188956
  • [39] An Efficient Spur-Aliasing-Free Spectral Calibration Technique in Time-Interleaved ADCs
    Niu, Han
    Yuan, Jie
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (07) : 2229 - 2238
  • [40] Calibration and Correction of Timing Mismatch Error in Two-Channel Time-Interleaved DACs
    Xu, Saihua
    Lee, Jun Wei
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,