All-digital background calibration technique for timing mismatch of time-interleaved ADCs

被引:20
|
作者
Chen, Hongmei [1 ,2 ]
Pan, Yunsheng [1 ]
Yin, Yongsheng [1 ]
Lin, Fujiang [2 ]
机构
[1] Hefei Univ Technol, Inst VLSI Design, Hefei 230009, Peoples R China
[2] Univ Sci & Technol China, Dept Elect Sci & Technol, 443 Huangshan Rd, Hefei, Anhui, Peoples R China
关键词
Time-interleaved ADC; All digital calibration; Timing mismatch; Farrow filter;
D O I
10.1016/j.vlsi.2016.11.003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An all-digital background calibration technique for timing mismatch of Time-Interleaved ADCs (TIADCs) is presented. The timing mismatch is estimated by performing the correlation calculation of the outputs of sub channels in the background, and corrected by an improved fractional delay filter based on Farrow structure. The estimation and correction scheme consists of a feedback loop, which can track and correct the timing mismatch in real time. The proposed technique requires only one filter compared with the bank of adaptive filters which requires (M-1) filters in a M-channel TIADC. In case of a 8 bits four-channel TIADC system, the validity and effectiveness of the calibration algorithm are proved by simulation in MATLAB. The proposed architecture is further implemented and validated on the Altera FPGA board. The synthesized design consumes a few percentages of the hardware resources of the FPGA chip, and the synthesized results show that the calibration technique is effective to mitigate the effect of timing mismatch and enhances the dynamic performance of TIADC system.
引用
收藏
页码:45 / 51
页数:7
相关论文
共 50 条
  • [21] A Novel Two-Stage Timing Mismatch Calibration Technique for Time-Interleaved ADCs
    Lu, Zhifei
    Zhang, Wei
    Tang, He
    Peng, Xizhu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (06) : 887 - 891
  • [22] A Novel All-Digital Calibration Method for Timing Mismatch in Time-Interleaved ADC Based on Modulation Matrix
    Liu, Sujuan
    Zhao, Lin
    Li, Shibo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (07) : 2955 - 2967
  • [23] All-Digital Background Calibration Technique for Time-Interleaved ADC Using Pseudo Aliasing Signal
    Matsuno, Junya
    Yamaji, Takafumi
    Furuta, Masanori
    Itakura, Tetsuro
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (05) : 1113 - 1121
  • [24] A Scalable Bandwidth Mismatch Calibration Technique for Time-Interleaved ADCs
    Park, Yunsoo
    Kim, Jintae
    Kim, Chulwoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (11) : 1889 - 1897
  • [25] A Digital Timing-Mismatch Calibration Technique for Time-Interleaved ADCs Based on a Coordinate Rotational Digital Computer Algorithm
    Kang, Tong
    Zhang, Zhenwei
    Xiong, Wei
    Sun, Lin
    Liu, Yu
    Zhong, Wei
    Lang, Lili
    Shan, Yi
    Dong, Yemin
    ELECTRONICS, 2023, 12 (06)
  • [26] A Background Timing Skew Calibration Technique in Time-Interleaved ADCs With Second Order Compensation
    Li, Dengquan
    Ding, Ruixue
    Zhu, Zhangming
    Yang, Yintang
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 53 - 56
  • [27] A Digital Time Skew Calibration Technique for Time-Interleaved ADCs
    Qiu, Lei
    Tang, Kai
    Zheng, Yuanjin
    Siek, Liter
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2297 - 2300
  • [28] Generalization of Referenceless Timing Mismatch Calibration Methods for Time-Interleaved ADCs
    Uran, Arda
    Kilic, Mustafa
    Leblebici, Yusuf
    2018 14TH CONFERENCE ON PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2018), 2018, : 21 - 24
  • [29] Digital Blind Background Calibration of Imperfections in Time-Interleaved ADCs
    Mafi, Hamidreza
    Yargholi, Mostafa
    Yavari, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (06) : 1504 - 1514
  • [30] A Fully Digital Background Calibration Technique for M-Channel Time-Interleaved ADCs
    Sadeque Reza Khan
    Adnan Ahmed Hashmi
    GoangSeog Choi
    Circuits, Systems, and Signal Processing, 2017, 36 : 3303 - 3319