Modeling the effect of technology trends on the soft error rate of combinational logic

被引:827
作者
Shivakumar, P [1 ]
Kistler, M [1 ]
Keckler, SW [1 ]
Burger, D [1 ]
Alvisi, L [1 ]
机构
[1] Univ Texas, Dept Comp Sci, Austin, TX 78712 USA
来源
INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS | 2002年
关键词
D O I
10.1109/DSN.2002.1028924
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper examines the effect of technology scaling and microarchitectural trends on the rate of soft errors in CMOS memory and logic circuits. We describe and validate an end-to-end model that enables its to compute the soft error rates (SER) for existing and future microprocessor-style designs. The model captures the effects of two important masking phenomena, electrical masking and latching-window masking, which inhibit soft errors in combinational logic. We quanti, the SER due to high-energy neutrons in SRAM cells, latches, and logic circuits for feature sizes from 600nm to 50nm and clock periods from 16 to 6 fan-out-of-4 inverter delays. Our model predicts that the SER per chip of logic circuits will increase nine orders of magnitude from 1992 to 2011 and at that point will be comparable to the SER per chip of unprotected memory elements. Our result emphasizes that computer system designers must address the risks of soft errors in logic circuits for future designs.
引用
收藏
页码:389 / 398
页数:10
相关论文
共 30 条
[1]   DIVA: A reliable substrate for deep submicron microarchitecture design [J].
Austin, TM .
32ND ANNUAL INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, (MICRO-32), PROCEEDINGS, 1999, :196-207
[2]  
Bellido-Díaz MJ, 2000, IEE P-CIRC DEV SYST, V147, P107, DOI 10.1049/ip-cds:20000197
[3]  
BERNSTEIN K, COMMUNICATION
[4]   Comparison of error rates in combinational and sequential logic [J].
Buchner, S ;
Baze, M ;
Brown, D ;
McMorrow, D ;
Melinger, J .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1997, 44 (06) :2209-2216
[5]  
Cha H., 1993, ICCD 93 P 1993 IEEE, P538, DOI [10.1109/ICCD.1993.393319, DOI 10.1109/ICCD.1993.393319]
[6]   Critical charge calculations for a bipolar SRAM array [J].
Freeman, LB .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1996, 40 (01) :119-129
[7]  
Gaisler J, 1997, DIG PAP INT SYMP FAU, P42, DOI 10.1109/FTCS.1997.614076
[8]   Impact of CMOS process scaling and SOI on the soft error rates of logic processes [J].
Hareland, S ;
Maiz, J ;
Alavi, M ;
Mistry, K ;
Walsta, S ;
Dai, CH .
2001 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2001, :73-74
[9]   Impact of CMOS technology scaling on the atmospheric neutron soft error rate [J].
Hazucha, P ;
Svensson, C .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2000, 47 (06) :2586-2594
[10]  
HINTON G, 2001, INTEL TECHNOLOGY FEB