Low Temperature Pre-Epi Treatment: Critical Parameters to Control Interface Contamination

被引:27
作者
Loo, Roger [1 ]
Hikavyy, Andriy [1 ]
Leys, Frederik [1 ]
Wada, Masayuki [2 ]
Sano, Ken-ichi [2 ]
De Vos, Brecht [1 ]
Pacco, Antoine [1 ]
Gonzalez, Mireia Bargallo [1 ]
Simoen, Eddy [1 ]
Verheyen, Peter [1 ]
Vanherle, Wendy [1 ]
Caymax, Matty [1 ]
机构
[1] IMEC, Kapeldreef 75, B-3001 Louvain, Belgium
[2] Dainippon Screen DNS Mfg Ltd, Mikami Yasu, Shiga 5202323, Japan
来源
ULTRA CLEAN PROCESSING OF SEMICONDUCTOR SURFACES IX: UCPSS 2008-9TH INTERNATIONAL SYMPOSIUM ON ULTRA CLEAN PROCESSING OF SEMICONDUCTOR SURFACES (UCPSS) | 2009年 / 145-146卷
关键词
Si/SiGe; Epitaxial Growth; low thermal budget; embedded SiGe; HBT;
D O I
10.4028/www.scientific.net/SSP.145-146.177
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Several device concepts have been further evaluated after the successful implementation of epitaxial Si, SiGe and/or Si:C layers. Most of the next device generations will put limitations on the thermal budget of the deposition processes without making concessions on the epitaxial layer quality. In this work we address the impact of ex-situ wet chemical cleans and in-situ pre-epi bake steps, which are required to obtain oxide free Si surfaces for epitaxial growth. The combination of defect measurements, Secondary Ion Mass Spectroscopy, photoluminescence, lifetime measurements, and electrical diode characterization gives a very complete overview of the performance of low-temperature pre-epi cleaning methods. Contamination at the epi/substrate interface cannot be avoided if the pre-epi bake temperature is too low. This interface contamination is traceable by the photoluminescence and lifetime measurements. It may affect device characteristics by enhanced leakage currents and eventually by yield issues due to SiGe layer relaxation or other defect generation. A comparison of state of the art 200 mm and 300 mm process equipment indicates that for the same thermal budgets the lowest contamination levels are obtained for the 300 mm equipments.
引用
收藏
页码:177 / +
页数:2
相关论文
共 14 条
[1]  
BARGALLO M, 2007, ECS T, V11, P47
[2]  
COLLAERT N, 2007, ISCI5 BOOK, P129
[3]  
LEYS LF, 2007, ISCI5 BOOK, P427
[4]   Selective epitaxial Si/SiGe growth for VT shift adjustment in high k pMOS devices [J].
Loo, R. ;
Sorada, H. ;
Inoue, A. ;
Lee, B. C. ;
Hyun, S. ;
Jakschik, S. ;
Lujan, G. ;
Hoffmann, T. Y. ;
Caymax, M. .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2007, 22 (01) :S110-S113
[5]  
Loo R., 2006, ECS T, V3, P453, DOI 10.1149/1.2355843
[6]  
Mitard J., 2008, IEDM, P1
[7]  
RICH JS, 2005, P IEEE, V93, P1522
[8]   Challenges of single-wafer wet cleaning for low temperature pre-epitaxial treatment of SiGe [J].
Sano, K. ;
Leys, F. E. ;
Dilliway, G. ;
Loo, R. ;
Mertens, P. W. ;
Snow, J. ;
Izumi, A. ;
Eitoku, A. .
ULTRA CLEAN PROCESSING OF SEMICONDUCTOR SURFACES VIII, 2008, 134 :243-+
[9]  
SANO K, 2008, UCPSS
[10]  
SIMOEN E, 2008, 214 ECS M OCT 12 17