Residue Arithmetic's using Reversible Logic Gates

被引:0
|
作者
Raju, I. B. K. [1 ]
Kumar, P. Rajesh [2 ]
Rao, P. Bhaskara [1 ]
机构
[1] Padmasri Dr BV Raju Inst Technol, CVD, ECE Dept, Narsapur, AP, India
[2] PVP Siddhartha Inst Technol, ECE Dept, Vijayawada, AP, India
关键词
Residue Number system; Reversible logic gates Residue adder; CMOS Technology; Reversible Pass transistor Logic (R-CPL);
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Residue number system (RNS) has been employed for efficient parallel carry-free arithmetic computations in DSP applications. Residue addition is the instrumental component in implementing residue converters and channels in RNS. On the other side Reversible Logic is becoming one of the potential power optimization techniques in Low Power CMOS design. In this research paper we have proposed CMOS implementation of two different reversible logic architectures for 4-bit generic modulo-m ripple residue adder using 4x4 TSG, DPG and 3x3 Fredkin Reversible logic gates and one architecture for 4-bit generic modulo-m carry look ahead residue adder using 4x4 RMF and 3x3 Fredkin Reversible logic gates along with two irreversible logic based 4-bit generic modulo-m residue adder one for irreversible 4-bit generic modulo-m ripple residue adder and another for 4-bit generic modulo-m carry look ahead adder. Proposed architectures are analyzed in terms of power, delay, garbage o/p, constant inputs and transistor count using 180nm technology node at 1.8 v with operating frequency of 200 MHz. It is observed that DPG based Reversible Residue Ripple adder has 40% more efficient than irreversible Residue Ripple adder and RMF based Reversible Residue CLA adder has 33% more efficient than irreversible Residue CLA added. The implementation is based on Reversible pass transistor Logic (RCPL).
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Design of reversible shift register using reduced number of logic gates
    Maity H.
    Banerjee S.
    Biswas A.
    Pal A.
    Bhattacharjee A.K.
    Micro and Nanosystems, 2020, 12 (01) : 33 - 37
  • [32] Implementation of sequential circuit using feynman and fredkin reversible logic gates
    Krishna, K. Bala
    Ramesh, A. Puma
    INTERNATIONAL CONFERENCE ON COMPUTER VISION AND MACHINE LEARNING, 2019, 1228
  • [33] DESIGN OF FAULT TOLERANT ARITHMETIC & LOGICAL UNIT USING REVERSIBLE LOGIC
    Kaur, Taranjot
    Singh, Nirmal
    2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 331 - 334
  • [34] REVERSIBLE LOGIC SYNTHESIS BY QUANTUM ROTATION GATES
    Abdollahi, Afshin
    Saeedi, Mehdi
    Pedram, Massoud
    QUANTUM INFORMATION & COMPUTATION, 2013, 13 (9-10) : 771 - 792
  • [35] Majority-based reversible logic gates
    Yang, GW
    Hung, WNN
    Song, XY
    Perkowski, M
    THEORETICAL COMPUTER SCIENCE, 2005, 334 (1-3) : 259 - 274
  • [36] r-Universal reversible logic gates
    De Vos, A
    Storme, L
    JOURNAL OF PHYSICS A-MATHEMATICAL AND GENERAL, 2004, 37 (22): : 5815 - 5824
  • [37] Design Of All Optical Reversible Logic Gates
    Bordoloi, Kuki
    Theresal, T.
    Prince, Shanthi
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [38] Reversible Logic Synthesis with Fredkin and Peres Gates
    Donald, James
    Jha, Niraj K.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2008, 4 (01)
  • [39] Reversible logic synthesis by quantum rotation gates
    Saeedi, M. (msaeedi@usc.edu), 1600, Rinton Press Inc. (13): : 9 - 10
  • [40] Reversible arithmetic and logic unit using a novel reversible NRRG gate in quantum dot technology
    Norouzi, Maliheh
    Heikalabad, Saeed Rasouli
    JOURNAL OF APPLIED PHYSICS, 2024, 136 (08)