Residue Arithmetic's using Reversible Logic Gates

被引:0
|
作者
Raju, I. B. K. [1 ]
Kumar, P. Rajesh [2 ]
Rao, P. Bhaskara [1 ]
机构
[1] Padmasri Dr BV Raju Inst Technol, CVD, ECE Dept, Narsapur, AP, India
[2] PVP Siddhartha Inst Technol, ECE Dept, Vijayawada, AP, India
关键词
Residue Number system; Reversible logic gates Residue adder; CMOS Technology; Reversible Pass transistor Logic (R-CPL);
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Residue number system (RNS) has been employed for efficient parallel carry-free arithmetic computations in DSP applications. Residue addition is the instrumental component in implementing residue converters and channels in RNS. On the other side Reversible Logic is becoming one of the potential power optimization techniques in Low Power CMOS design. In this research paper we have proposed CMOS implementation of two different reversible logic architectures for 4-bit generic modulo-m ripple residue adder using 4x4 TSG, DPG and 3x3 Fredkin Reversible logic gates and one architecture for 4-bit generic modulo-m carry look ahead residue adder using 4x4 RMF and 3x3 Fredkin Reversible logic gates along with two irreversible logic based 4-bit generic modulo-m residue adder one for irreversible 4-bit generic modulo-m ripple residue adder and another for 4-bit generic modulo-m carry look ahead adder. Proposed architectures are analyzed in terms of power, delay, garbage o/p, constant inputs and transistor count using 180nm technology node at 1.8 v with operating frequency of 200 MHz. It is observed that DPG based Reversible Residue Ripple adder has 40% more efficient than irreversible Residue Ripple adder and RMF based Reversible Residue CLA adder has 33% more efficient than irreversible Residue CLA added. The implementation is based on Reversible pass transistor Logic (RCPL).
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Reconfigurable arithmetic logic unit designed with threshold logic gates
    Medina-Santiago, A.
    Alfredo Reyes-Barranca, Mario
    Algredo-Badillo, Ignacio
    Martinez Cruz, Alfonso
    Ramirez Gutierrez, Kelsey Alejandra
    Eleazar Cortes-Barron, Adrian
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (01) : 21 - 30
  • [22] Performance Evaluation of Reversible Logic Gates
    Kumar, Umesh
    Sahu, Lavisha
    Sharma, Uma
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ICT IN BUSINESS INDUSTRY & GOVERNMENT (ICTBIG), 2016,
  • [23] Reversible Logic Gates and its Performances
    Anamika
    Bhardwaj, Rockey
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2018), 2018, : 226 - 231
  • [24] Generating the group of reversible logic gates
    De Vos, A
    Raa, B
    Storme, L
    JOURNAL OF PHYSICS A-MATHEMATICAL AND GENERAL, 2002, 35 (33): : 7063 - 7078
  • [25] Reversible Logic Gates on Physarum Polycephalum
    Schumann, Andrew
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE OF NUMERICAL ANALYSIS AND APPLIED MATHEMATICS 2014 (ICNAAM-2014), 2015, 1648
  • [26] Synthesis of multipurpose reversible logic gates
    Kerntopf, P
    EUROMICRO SYMPOSIUM ON DIGITAL SYSTEM DESIGN, PROCEEDINGS: ARCHITECTURES, METHODS AND TOOLS, 2002, : 259 - 266
  • [27] Algebraic Characterization of Reversible Logic Gates
    Xiaoyu Song
    Guowu Yang
    Marek Perkowski
    Yuke Wang
    Theory of Computing Systems, 2006, 39 : 311 - 319
  • [28] Algebraic characterization of reversible logic gates
    Song, XY
    Yang, GW
    Perkowski, M
    Wang, YK
    THEORY OF COMPUTING SYSTEMS, 2006, 39 (02) : 311 - 319
  • [29] Reversible Logic Gates Based on Single Spin Logic
    Gope, J.
    Mondal, S.
    Kundu, M.
    Chowdhury, S.
    Bhadra, S.
    ADVANCES IN OPTICAL SCIENCE AND ENGINEERING, 2017, 194 : 613 - 619
  • [30] OPTIMIZED REVERSIBLE ARITHMETIC LOGIC UNITS
    Payman Moallem
    Maryam Ehsanpour
    Ali Bolhasani
    Mehrdad Montazeri
    JournalofElectronics(China), 2014, 31 (05) : 394 - 405