Residue Arithmetic's using Reversible Logic Gates

被引:0
|
作者
Raju, I. B. K. [1 ]
Kumar, P. Rajesh [2 ]
Rao, P. Bhaskara [1 ]
机构
[1] Padmasri Dr BV Raju Inst Technol, CVD, ECE Dept, Narsapur, AP, India
[2] PVP Siddhartha Inst Technol, ECE Dept, Vijayawada, AP, India
关键词
Residue Number system; Reversible logic gates Residue adder; CMOS Technology; Reversible Pass transistor Logic (R-CPL);
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Residue number system (RNS) has been employed for efficient parallel carry-free arithmetic computations in DSP applications. Residue addition is the instrumental component in implementing residue converters and channels in RNS. On the other side Reversible Logic is becoming one of the potential power optimization techniques in Low Power CMOS design. In this research paper we have proposed CMOS implementation of two different reversible logic architectures for 4-bit generic modulo-m ripple residue adder using 4x4 TSG, DPG and 3x3 Fredkin Reversible logic gates and one architecture for 4-bit generic modulo-m carry look ahead residue adder using 4x4 RMF and 3x3 Fredkin Reversible logic gates along with two irreversible logic based 4-bit generic modulo-m residue adder one for irreversible 4-bit generic modulo-m ripple residue adder and another for 4-bit generic modulo-m carry look ahead adder. Proposed architectures are analyzed in terms of power, delay, garbage o/p, constant inputs and transistor count using 180nm technology node at 1.8 v with operating frequency of 200 MHz. It is observed that DPG based Reversible Residue Ripple adder has 40% more efficient than irreversible Residue Ripple adder and RMF based Reversible Residue CLA adder has 33% more efficient than irreversible Residue CLA added. The implementation is based on Reversible pass transistor Logic (RCPL).
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Design of Arithmetic Logic Unit using Reversible Logic Gates
    Priyanka, V
    Reddy, Narla Surendranath
    Jeevana, Gogineni
    Arab, Mohd Aftab
    2024 2ND WORLD CONFERENCE ON COMMUNICATION & COMPUTING, WCONF 2024, 2024,
  • [2] QCA Implementation of Arithmetic Unit using Reversible Logic Gates
    Mangalam, H.
    Sakthivel, V
    Roupesh, R.
    Sreeja, P.
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 163 - 168
  • [3] An Arithmetic Logic Unit Design Based on Reversible Logic Gates
    Guan, Zhijin
    Li, Wenjuan
    Ding, Weiping
    Hang, Yueqin
    Ni, Lihui
    2011 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING (PACRIM), 2011, : 925 - 931
  • [4] Efficient Adaptive RLFIR Filter based on Distributed Arithmetic Logic Using Reversible gates
    Durga, K.
    Sivagami, A.
    PROCEEDINGS OF THE 10TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO'16), 2016,
  • [5] An Arithmetic and Logical Unit using Reversible Gates
    Khatter, Parth
    Pandey, Neeta
    Gupta, Kirti
    2018 INTERNATIONAL CONFERENCE ON COMPUTING, POWER AND COMMUNICATION TECHNOLOGIES (GUCON), 2018, : 476 - 480
  • [6] Implementation of Reversible Logic Gates using Adiabatic Logic
    Gupta, Yatin
    Sasamal, Trailokya Nath
    2015 IEEE POWER, COMMUNICATION AND INFORMATION TECHNOLOGY CONFERENCE (PCITC-2015), 2015, : 595 - 598
  • [7] Division Circuit Using Reversible Logic Gates
    Gassoumi, Ismail
    Touil, Lamjed
    Ouni, Bouraoui
    2018 INTERNATIONAL CONFERENCE ON ADVANCED SYSTEMS AND ELECTRICAL TECHNOLOGIES (IC_ASET), 2017, : 60 - 65
  • [8] Design and Implementation of Arithmetic and Logic Unit (ALU) using Novel Reversible Gates in Quantum Cellular Automata
    Kamaraj, A.
    Marichamy, P.
    2017 4TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2017,
  • [9] Priority Encoder using reversible logic gates in QCA
    Sen, Riya
    Das, Sandip
    Mazumder, Gitika Guha
    Yadav, Priyanka
    Neogy, Ballary
    Pandey, Rohit
    Sharma, Shalu
    Jana, Biswajit
    2017 8TH IEEE ANNUAL INFORMATION TECHNOLOGY, ELECTRONICS AND MOBILE COMMUNICATION CONFERENCE (IEMCON), 2017, : 319 - 323
  • [10] Implementation of Reversible Logic Gates with Quantum Gates
    Swathi, Mummadi
    Rudra, Bhawana
    2021 IEEE 11TH ANNUAL COMPUTING AND COMMUNICATION WORKSHOP AND CONFERENCE (CCWC), 2021, : 1557 - 1563