A Voltage Scalable 0.26 V, 64 kb 8T SRAM With Vmin Lowering Techniques and Deep Sleep Mode

被引:97
作者
Kim, Tae-Hyoung [1 ]
Liu, Jason [1 ]
Kim, Chris H. [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
Bitline leakage compensation; floating bitlines; low-voltage SRAM design; minimum operation voltage; sleep mode; SUBTHRESHOLD SRAM; BITLINE; DESIGN;
D O I
10.1109/JSSC.2009.2020201
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A voltage scalable 0.26 V, 64 kb 8T SRAM with 512 cells per bitline is implemented in a 130 urn CMOS process. Utilization of the reverse short channel effect in a SRAM cell design improves cell write margin and read performance without the aid of peripheral circuits. A marginal bitline leakage compensation (MBLC) scheme compensates for the bitline leakage current which becomes comparable to a read current at subthreshold supply voltages. The MBLC allows us to lower V-min to 0.26 V and also eliminates the need for precharged read bitlines. A floating read bitline and write bitline scheme reduces the leakage power consumption. A deep sleep mode minimizes the standby leakage power consumption without compromising the hold mode cell stability. Finally, an automatic wordline pulse width control circuit tracks PVT variations and shuts off the bitline leakage current upon completion of a read operation.
引用
收藏
页码:1785 / 1795
页数:11
相关论文
共 18 条
[1]   A bitline leakage compensation scheme for low-voltage SRAMs [J].
Agawa, K ;
Hara, H ;
Takayanagi, T ;
Kuroda, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (05) :726-734
[2]  
BRYANT A, 2001, P DEV RES C, P22
[3]  
CALHOUN BH, 2006, IEEE INT SOL STAT CI, P628
[4]  
Chang L, 2005, 2005 Symposium on VLSI Technology, Digest of Technical Papers, P128
[5]   A 5.3GHz 8T-SRAM with operation down to 0.41V in 65nm CMOS [J].
Chang, Leland ;
Nakamura, Yutaka ;
Montoye, Robert K. ;
Sawada, Jim ;
Martin, Andrew K. ;
Kinoshita, Kiyofumi .
2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, :252-253
[6]   Preparation of rodlike t-ZrO2 nanoparticles by two-step calcination of 1,12-diaminododecane-zirconia mesostructured composites [J].
Chen, FX ;
Zhu, KW ;
Huang, L ;
Chen, YX ;
Kooli, F .
MATERIALS RESEARCH BULLETIN, 2006, 41 (01) :10-18
[7]  
Ik Joon Chang, 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers, P388
[8]   Ultra-low-power DLMS adaptive filter for hearing aid applications [J].
Kim, CHI ;
Soeleman, H ;
Roy, K .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (06) :1058-1067
[9]  
Kim TH, 2007, IEEE CUST INTEGR CIR, P241
[10]   A 0.2 V, 480 kb subthreshold SRAM with 1 k cells per bitline for ultra-low-voltage computing [J].
Kim, Tae-Hyoung ;
Liu, Jason ;
Keane, John ;
Kim, Chris H. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (02) :518-529