SET and noise fault tolerant circuit design techniques: Application to 7 nm FinFET

被引:13
作者
Calomarde, A. [1 ]
Amat, E. [1 ]
Moll, F. [1 ]
Vigara, J. [1 ]
Rubio, A. [1 ]
机构
[1] Univ Politecn Cataluna, Dept Elect Engn, E-08028 Barcelona, Spain
关键词
MITIGATION; TRANSIENTS; SIMULATION; MASKING;
D O I
10.1016/j.microrel.2013.12.018
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the near future of high component density and low-power technologies, soft errors occurring not only in memory systems and latches but also in the combinational parts of logic circuits will seriously affect the reliable operation of integrated circuits. This paper presents a novel design style which reduces the impact of radiation-induced single event transients (SET) on logic circuits, and enhances the robustness in noisy environments. The independent design style of this method achieves SET mitigation and noise immunity by strengthening the sensitive nodes using a technique similar to feedback. A realization for this methodology is presented in 7 nm FinFET and in order to check the accuracy of our proposal, we compare it with others techniques for hardening radiation at the transistor level against a single event transient. Simulation results show that the proposed method has a good soft error tolerance capability as well as better noise immunity. (C) 2013 Elsevier Ltd. All rights reserved.
引用
收藏
页码:738 / 745
页数:8
相关论文
共 33 条
[1]  
Alan V., 1999, DISCRETE TIME SIGNAL
[2]   Design techniques to reduce SET pulse widths in deep-submicron combinational logic [J].
Amusan, Oluwole A. ;
Massengill, Lloyd W. ;
Bhuva, Bharat L. ;
DasGupta, Sandeepan ;
Witulski, Arthur F. ;
Ahlbin, Jonathan R. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2007, 54 (06) :2060-2064
[3]  
[Anonymous], HSPICE REF MAN
[4]  
Assis T, 2009, TEST WORKSH 2009 LAT, P1
[5]   Novel Layout Technique for N-Hit Single-Event Transient Mitigation via Source-Extension [J].
Chen, Jianjun ;
Chen, Shuming ;
He, Yibai ;
Chi, Yaqing ;
Qin, Junrui ;
Liang, Bin ;
Liu, Biwei .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2012, 59 (06) :2859-2866
[6]   Radiation hardened by design techniques to reduce single event transient pulse width based on the physical mechanism [J].
Chen Jianjun ;
Chen Shuming ;
Liang Bin ;
Liu Biwei ;
Liu Fanyu .
MICROELECTRONICS RELIABILITY, 2012, 52 (06) :1227-1232
[7]   Current and Future Challenges in Radiation Effects on CMOS Electronics [J].
Dodd, P. E. ;
Shaneyfelt, M. R. ;
Schwank, J. R. ;
Felix, J. A. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2010, 57 (04) :1747-1763
[8]   Heavy-Ion-Induced Current Transients in Bulk and SOI FinFETs [J].
El-Mamouni, F. ;
Zhang, E. X. ;
Ball, D. R. ;
Sierawski, B. ;
King, M. P. ;
Schrimpf, R. D. ;
Reed, R. A. ;
Alles, M. L. ;
Fleetwood, D. M. ;
Linten, D. ;
Simoen, E. ;
Vizkelethy, G. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2012, 59 (06) :2674-2681
[9]   Laser- and Heavy Ion-Induced Charge Collection in Bulk FinFETs [J].
El-Mamouni, F. ;
Zhang, E. X. ;
Pate, N. D. ;
Hooten, N. ;
Schrimpf, R. D. ;
Reed, R. A. ;
Galloway, K. F. ;
McMorrow, D. ;
Warner, J. ;
Simoen, E. ;
Claeys, C. ;
Griffoni, A. ;
Linten, D. ;
Vizkelethy, G. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2011, 58 (06) :2563-2569
[10]   New redundant logic design concept for high noise and low voltage scenarios [J].
Garcia-Leyva, Lancelot ;
Andrade, Dennis ;
Gomez, Sergio ;
Calomarde, Antonio ;
Moll, Francesc ;
Rubio, Antonio .
MICROELECTRONICS JOURNAL, 2011, 42 (12) :1359-1369